STD-HLS33-V6.4E





# Hi-speed Link System Center IC MKY33 User's Manual

#### Note

- 1. The information in this document is subject to change without prior notice. Before using this product, please confirm that this is the latest version of this document.
- 2. Technical information in this document, such as explanations and circuit examples, are references for this product. When actually using this product, always fully evaluate the entire system according to the design purpose based on considerations of peripheral circuits and the PC board environment. We assume no responsibility for any incompatibility between this product and your system.
- 3. We assume no responsibility whatsoever for any losses or damages arising from the use of the information, products, and circuits in this document, or for infringement of patents and any other rights of a third party.
- 4. When using this product and the information and circuits in this document, we do not guarantee the right to use any property rights, intellectual property rights, and any other rights of a third party.
- 5. This product is not designed for use in critical applications, such as life support systems. Contact us when considering such applications.
- 6. No part of this document may be copied or reproduced in any form or by any means without prior written permission from StepTechnica Co., Ltd..

### Preface

This manual describes the MKY33, or a kind of center IC in the Hi-speed Link System.

Be sure to read *"Hi-speed Link System Introduction Guide"* before understanding this manual and the MKY33.

In this manual, the Hi-speed Link System is abbreviated as "HLS."

#### • Target Readers

This manual is for:

- Those who first build an HLS
- Those who first use StepTechnica's various ICs to build an HLS

#### • Prerequisites

This manual assumes that you are familiar with:

- Network technology
- Semiconductor products (especially microcontrollers and memory)

#### Related Manuals

- Hi-speed Link System Introduction Guide
- Hi-speed Link System Technical Guide

#### [Caution]

• To users with *"Hi-speed Link System User's Manual"* released before March, 2001 Some terms in this manual have been changed to conform to International Standards.

### CONTENTS

#### Chapter 1 Outline of MKY33

| 1.1 | Role of MKY331                 | -3 |
|-----|--------------------------------|----|
| 1.2 | Procedure for Operating MKY331 | -4 |
| 1.3 | Features of MKY331             | -5 |

#### Chapter 2 MKY33 Software

| 2.1 Me  | emor                                | у Мар2-3                                                              |  |
|---------|-------------------------------------|-----------------------------------------------------------------------|--|
| 2.1.1   | 2.1.1 Occupied Area2-4              |                                                                       |  |
| 2.1.2   | 2.1.2 Data in Memory after Power-on |                                                                       |  |
| 2.1.3   | Wri                                 | te Protection after Scan Started2-4                                   |  |
| 2.2 Ar  | eas f                               | or Basic HLS Functions2-5                                             |  |
| 2.2.1   | SCF                                 | R Register                                                            |  |
| 2.2.2   | Do                                  | Area2-5                                                               |  |
| 2.2.3   | Di A                                | Area2-5                                                               |  |
| 2.3 Ini | tializ                              | ation, Start, and Operation of MKY332-6                               |  |
| 2.3.1   | Initi                               | alization2-6                                                          |  |
| 2.3.2   | Sta                                 | rt2-6                                                                 |  |
| 2.3     | 8.2.1                               | Starting Scan                                                         |  |
| 2.3     | 8.2.2                               | Role of SCR2-6                                                        |  |
| 2.3     | 3.2.3                               | Usage when FS Values Do Not Match Number of Existing Satellite ICs2-7 |  |
| 2.3     | 8.2.4                               | Restrictions on Values Written to SCR and Causions2-7                 |  |
| 2.3     | 8.2.5                               | Scan time2-8                                                          |  |
| 2.3.3   | Bas                                 | sic Operation2-9                                                      |  |
| 2.3.4   | Sto                                 | pping Scan2-9                                                         |  |
| 2.4 Us  | ser-si                              | upport Functions2-10                                                  |  |
| 2.4.1   | Rec                                 | cognition of Link Status between Satellite ICs and MKY332-10          |  |
| 2.4     | l.1.1                               | Control Area and Control Words2-10                                    |  |
| 2.4     | l.1.2                               | Control Word2-11                                                      |  |
| 2.4     | 1.1.3                               | Recognition of Link Status (1)2-11                                    |  |
| 2.4     | 1.1.4                               | Recognition of Link Status (2)2-12                                    |  |
| 2.4     | 1.1.5                               | How To Recognize Link Status between Satellite ICs and MKY332-12      |  |
| 2.4.2   | Rec                                 | ceiving non-Di Data (Individual Data by Expanded Functions)2-13       |  |
| 2.4     | .2.1                                | Relationship between Commands and Response Data Storage Areas 2-13    |  |
| 2.4     | .2.2                                | Use of Commands 1 to 6 and Command Options2-14                        |  |
| 2.4     | .2.3                                | Commands 7, 8, and F2-14                                              |  |
| 2.4     | .2.4                                | Commands 9 to E2-14                                                   |  |
| 2.4     | .2.5                                | Detection of Request from Satellite IC2-15                            |  |
| 2.4.3   | Che                                 | ecking Network Quality2-16                                            |  |
| 2.4.4   | Det                                 | ecting Terminal Errors and Recognizing Poor Environment               |  |



| 2.5 No                                                                       | tes on Accessing MKY33                                                                                                                                                                                  | 2-17                                                                                    |  |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| 2.5.1                                                                        | 2-17                                                                                                                                                                                                    |                                                                                         |  |
| 2.5.2                                                                        | Relationship between Response Speed and Command                                                                                                                                                         | 2-17                                                                                    |  |
| 2.5.3 Using Interrupt Function with SCANW Pin and SCANR Pin                  |                                                                                                                                                                                                         |                                                                                         |  |
| 2.6 Op                                                                       | erating MKY33 for MKY34                                                                                                                                                                                 | 2-18                                                                                    |  |
| 2.6.1                                                                        | Operation of Do and Di Pins of MKY34                                                                                                                                                                    | 2-18                                                                                    |  |
| 2.6.2                                                                        | Using Expanded Functions of MKY34                                                                                                                                                                       | 2-18                                                                                    |  |
| 2.6.3                                                                        | Example of Using Commands for MKY34                                                                                                                                                                     | 2-19                                                                                    |  |
| 2.6.4                                                                        | Note on MKY34 Serial ID Send Function                                                                                                                                                                   | 2-20                                                                                    |  |
| 2.6.5                                                                        | Initializing MKY33 when using battery-protected MKY34                                                                                                                                                   | 2-20                                                                                    |  |
| 2.7 Op                                                                       | erating MKY33 for MKY35                                                                                                                                                                                 | 2-21                                                                                    |  |
| 2.7.1                                                                        | Handling of MKY35                                                                                                                                                                                       | 2-21                                                                                    |  |
| 2.7.2                                                                        | Examples of Using MKY33 Di/Do Areas for MKY35                                                                                                                                                           | 2-21                                                                                    |  |
| 2.8 Op                                                                       | erating MKY33 for MKY37                                                                                                                                                                                 | 2-22                                                                                    |  |
| 2.8.1                                                                        | Handling of MKY37                                                                                                                                                                                       | 2-22                                                                                    |  |
| Chapter 3                                                                    | MKY33 Hardware                                                                                                                                                                                          | 3-3                                                                                     |  |
| Chapter 4                                                                    | Connecting MKY33                                                                                                                                                                                        |                                                                                         |  |
| 4.1 Co                                                                       | nnecting Buffer RAM                                                                                                                                                                                     | 4-4                                                                                     |  |
| 4.2 Su                                                                       | pplying Driving Clock and Hardware Reset Signal                                                                                                                                                         | 4-5                                                                                     |  |
| 4.2.1                                                                        | Supplying Driving Clock                                                                                                                                                                                 |                                                                                         |  |
| 4.2.2                                                                        | Supplying Hardware Reset Signal                                                                                                                                                                         | 4-5                                                                                     |  |
| 4.3 Co                                                                       | nnecting Network Interface                                                                                                                                                                              | 4-6                                                                                     |  |
| 4.3.1                                                                        | Selecting Communication Mode Using FH Pin                                                                                                                                                               |                                                                                         |  |
| 4.3.2                                                                        | RXD1 and RXD2 Pins and Two Types of Network                                                                                                                                                             |                                                                                         |  |
| 4.3.3                                                                        | Connecting TXE Pin and TXD Pin                                                                                                                                                                          |                                                                                         |  |
| 4.3.4                                                                        | Recommended Network Connection                                                                                                                                                                          |                                                                                         |  |
| 4.3.5 Setting Baud Rate                                                      |                                                                                                                                                                                                         |                                                                                         |  |
| 4.4 Co                                                                       | nnecting User Bus                                                                                                                                                                                       | 4-9                                                                                     |  |
| 4.4.1                                                                        | Data Staraga Mathad                                                                                                                                                                                     |                                                                                         |  |
|                                                                              | Data Storage Method                                                                                                                                                                                     |                                                                                         |  |
| 4.4.2                                                                        | Function of #SWAP Pin                                                                                                                                                                                   | 4-9<br>4-9                                                                              |  |
| 4.4.2<br>4.4.3                                                               | Function of #SWAP Pin<br>Connection to 8-bit User Bus                                                                                                                                                   | 4-9<br>4-9<br>4-10                                                                      |  |
| 4.4.2<br>4.4.3<br>4.4.4                                                      | Function of #SWAP Pin<br>Connection to 8-bit User Bus<br>Connection to 16-bit User Bus                                                                                                                  | 4-9<br>4-9<br>4-10<br>4-11                                                              |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5                                             | Function of #SWAP Pin<br>Connection to 8-bit User Bus<br>Connection to 16-bit User Bus<br>Recognition of Access                                                                                         | 4-9<br>4-9<br>4-10<br>4-11<br>4-12                                                      |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6                                    | Function of #SWAP Pin<br>Connection to 8-bit User Bus<br>Connection to 16-bit User Bus<br>Recognition of Access<br>Access Time                                                                          | 4-9<br>4-9<br>4-10<br>4-11<br>4-12<br>4-13                                              |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6<br>4.4.6                           | Function of #SWAP Pin<br>Connection to 8-bit User Bus<br>Connection to 16-bit User Bus<br>Recognition of Access<br>Access Time                                                                          | 4-9<br>4-9<br>4-10<br>4-11<br>4-12<br>4-13<br>4-13                                      |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6<br>4.4<br>4.4                      | Function of #SWAP Pin<br>Connection to 8-bit User Bus<br>Connection to 16-bit User Bus<br>Recognition of Access<br>Access Time<br>6.1 Dynamic Arbiter in MKY33<br>6.2 Enable Control of Dynamic Arbiter | 4-9<br>4-10<br>4-11<br>4-12<br>4-13<br>4-13<br>4-14                                     |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6<br>4.4<br>4.4<br>4.4               | Function of #SWAP Pin   Connection to 8-bit User Bus   Connection to 16-bit User Bus   Recognition of Access   Access Time                                                                              | 4-9<br>4-9<br>4-10<br>4-11<br>4-12<br>4-13<br>4-13<br>4-14<br>4-14                      |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6<br>4.4<br>4.4<br>4.4<br>4.4        | Function of #SWAP Pin   Connection to 8-bit User Bus   Connection to 16-bit User Bus   Recognition of Access   Access Time                                                                              | 4-9<br>4-9<br>4-10<br>4-11<br>4-12<br>4-13<br>4-13<br>4-14<br>4-14<br>4-15              |  |
| 4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.6<br>4.4<br>4.4<br>4.4<br>4.4<br>4.4 | Function of #SWAP Pin   Connection to 8-bit User Bus   Connection to 16-bit User Bus   Recognition of Access   Access Time                                                                              | 4-9<br>4-10<br>4-11<br>4-12<br>4-13<br>4-13<br>4-13<br>4-14<br>4-14<br>4-15<br>Time4-15 |  |

| 4.4.6.7 Use of #DAEA Pin4-1          |                                                 |      |  |
|--------------------------------------|-------------------------------------------------|------|--|
| 4.4.7                                | Cautions for Connecting User Bus                |      |  |
| 4.4.7.1 Maintaining End of Access4-1 |                                                 |      |  |
| 4.4                                  | .7.2 Word Access when Connecting 8-bit User Bus |      |  |
| 4.5 Co                               | nnection of MKY33 User-support Functions        |      |  |
| 4.5.1                                | Pins Indicating Scan Timing (SCANR and SCANW)   | 4-19 |  |
| 4.5.2 Output of CHK1 Pin 4-20        |                                                 |      |  |
| 4.5.3 Output of CHK2 Pin             |                                                 |      |  |
| 4.5.4                                | Output of DREQ Pin                              |      |  |
| 4.6 Co                               | nnection Example of MKY33                       |      |  |

#### Chapter 5 Ratings

| 5.1 Electrical Ratings                                                   |  |  |  |
|--------------------------------------------------------------------------|--|--|--|
| 5.2 AC Characteristics                                                   |  |  |  |
| 5.2.1 Clock and Reset Timing5-4                                          |  |  |  |
| 5.2.2 Baud Rate Timing                                                   |  |  |  |
| 5.2.3 External Baud Rate Clock (EXC) Timing 5-5                          |  |  |  |
| 5.2.4 Access Timing without DAE Control when Connecting 16-bit Bus       |  |  |  |
| 5.2.4.1 Read Timing (without DAE control when connecting 16-bit bus)     |  |  |  |
| 5.2.4.2 Write Timing (without DAE control when connecting 16-bit bus)5-7 |  |  |  |
| 5.2.5 Access Timing with DAE Control when Connecting 16-bit Bus          |  |  |  |
| 5.2.5.1 Read Timing (with DAE control when connecting 16-bit bus)        |  |  |  |
| 5.2.5.2 Write Timing (with DAE control when connecting 16-bit bus)       |  |  |  |
| 5.2.6 Access Timing without DAE Control when Connecting 8-bit Bus        |  |  |  |
| 5.2.6.1 Read Timing (without DAE control when connecting 8-bit bus)      |  |  |  |
| 5.2.6.2 Write Timing (without DAE control when connecting 8-bit bus)     |  |  |  |
| 5.2.7 Access Timing with DAE Control when Connecting 8-bit Bus           |  |  |  |
| 5.2.7.1 Read Timing (with DAE control when connecting 8-bit bus)         |  |  |  |
| 5.2.7.2 Write Timing (with DAE control when connecting 8-bit bus)        |  |  |  |
| 5.2.8 Buffer RAM Access Timing5-14                                       |  |  |  |
| 5.2.9 Output Timing of CHK1, CHK2, SCANR, and SCANW                      |  |  |  |
| 5.3 Package Dimensions                                                   |  |  |  |
| 5.4 Recommended Soldering Conditions                                     |  |  |  |
| 5.5 Recommended Reflow Conditions                                        |  |  |  |

#### Appendix

| Appendix 1 | Memory Address Map List | Арр-3 |
|------------|-------------------------|-------|
| Appendix 2 | Scan Time Table         | Арр-4 |

### Figures

| Fig. 1.1  | Basic Operation of MKY331-4                                          |
|-----------|----------------------------------------------------------------------|
| Fig. 2.1  | Details of SCR2-6                                                    |
| Fig. 2.2  | Position of SCAN Read Timing2-9                                      |
| Fig. 2.3  | Configuration of Control Word2-11                                    |
| Fig. 2.4  | Commands Specifying Expanded Functions2-13                           |
| Fig. 3.1  | MKY33 Pin Assignment3-3                                              |
| Fig. 3.2  | Pin Electrical Characteristics in I/O Circuit Types of MKY33         |
| Fig. 4.1  | BRAM Connection4-4                                                   |
| Fig. 4.2  | Hardware Reset4-5                                                    |
| Fig. 4.3  | Recommended Network Connection4-7                                    |
| Fig. 4.4  | Setting of Baud Rate by BPS0 and BPS1 Pins4-8                        |
| Fig. 4.5  | Differences between Addresses for Byte Access Depending on Endian4-9 |
| Fig. 4.6  | Connection to 8-bit User Bus4-10                                     |
| Fig. 4.7  | Connection to 16-bit User Bus4-11                                    |
| Fig. 4.8  | Output Signal of ACK Pin4-12                                         |
| Fig. 4.9  | MKY33 Dynamic Arbiter4-13                                            |
| Fig. 4.10 | Operation of Bus-Arbiter4-13                                         |
| Fig. 4.11 | Concept of Access Time by Fixed-time Method4-14                      |
| Fig. 4.12 | Usage Example of #DAE Pin4-16                                        |
| Fig. 4.13 | DAEA Equivalent Circuit in MKY334-17                                 |
| Fig. 4.14 | Usage Example of #DAEA Pin4-17                                       |
| Fig. 4.15 | Maintaining End of Access4-18                                        |
| Fig. 4.16 | Signals Indicating Scan Timing4-19                                   |
| Fig. 4.17 | Connection Example of MKY334-21                                      |

### Tables

| Table 2-1                            | Memory Map of MKY332-3                                                                         |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| Table 2-2                            | Response Data Storage Areas for Commands2-13                                                   |  |  |
| Table 2-3                            | MKY34 Functions Selected by Commands and Data2-18                                              |  |  |
| Table 2-4                            | Correspondence Issued by MKY33 of MKY37 Commands2-22                                           |  |  |
| Table 3-1                            | Pin Functions of MKY333-4                                                                      |  |  |
| Table 3-2                            | Electrical Ratings of MKY333-7                                                                 |  |  |
| Table 4-1                            | Access Time by Fixed-time Method4-14                                                           |  |  |
| Table 4-2                            | Access Time when Keeping #DAE Pin High 450 ns Earlier4-15                                      |  |  |
| Table 4-3                            | 4-3 Allowable Time Obtained from Addition of<br>High Level Time of #DAE Pin to Access Time4-   |  |  |
| Table 5-1   Absolute Maximum Ratings |                                                                                                |  |  |
| Table 5-2                            | 5-2 Electrical Ratings                                                                         |  |  |
| Table 5-3                            | AC Characteristics Measurement Conditions5-4                                                   |  |  |
| Appendix T                           | able 1 List of MKY33 Memory Addresses Corresponding to   Satellite Addresses (SA) and Commands |  |  |
| Appendix T                           | able 2 Scan Time Based on FS Values and Baud Rates App-4                                       |  |  |

## Chapter 1 Outline of MKY33

This chapter describes the outline of the MKY33 in the Hi-speed Link System (HLS).

| 1.1 | Role of MKY33                 | 1-3 |
|-----|-------------------------------|-----|
| 1.2 | Procedure for Operating MKY33 | 1-4 |
| 1.3 | Features of MKY33             | 1-5 |

### Chapter 1 Outline of MKY33

This chapter describes the outline of the MKY33 in the Hi-speed Link System (HLS).

#### 1.1 Role of MKY33

MKY33 is a kind of center IC that constitutes the HLS. Be sure to read *"Hi-speed Link System Introduc-tion Guide"* before understanding the MKY33 and this manual.

Connect the MKY33 to the user CPU by using a bus connection. The MKY33 serves as memory for the user CPU.

The user CPU can control all states of systems constituting the HLS by read/write access to the MKY33 (memory).



The MKY33 is a center IC in the HLS released since 1993. In May 2004, the MKY36, which is an upgraded version of the MKY33, was released.

StepTechnica recommends the user use the MKY36 when developing a new user system with an HLS center IC.

In addition, when the user wants to use a HUB (MKY02) in the user system, the user should use the MKY36 as the HLS center IC because the MKY33 does not support the HUB (MKY02).

#### 1.2 Procedure for Operating MKY33

The MKY33 can be operated by having read access and write access to registers and areas allocated to memory map. The operation of the MKY33 is very simple (Fig. 1.1).

- Initialize all of the memory areas of the MKY33 connected to the memory areas of the user CPU using 00H data.
- (2) Write the initial data output from the I/O pin of the terminal to the Do area of the MKY33 (refer to "2.2.2 Do Area").
- (3) Write the final satellite (FS) value to the system control register (SCR) of the MKY33; the HLS scan is started.
- (4) When the user system program references the input state of the I/O pin of the terminal, read the Di area of the MKY33 memory (refer to "2.2.3 Di Area").





- (5) When the user system program changes the output state of the I/O pin of the terminal, write data to the Do area of the MKY33 memory (refer to *"2.2.2 Do Area"*).
- (6) When the user system program wants to use various user-support functions of the MKY33 memory and recognize the state of the HLS, the user system program must have read or write access to the given memory address of the MKY33 allocated to each function.

Steps (1) to (3) above is equivalent to the initialization of the MKY33. Steps (4) and (5) above refer to the basic procedure for operating the MKY33. Step (6) above is the applied use of the MKY33. This applied use will certainly help the user system programmer and system engineer to effectively use the functions of the HLS for the user system.

# Reference

If the user system has no need to set an initial value at the output of the I/O pin of the terminal, the user can omit step (2) above. At initial start-up of the user system, the I/O pin state of the terminal is almost always at the reset default value of the satellite IC. The reset default value of the satellite IC also corresponds to **"initializing all of the memory areas of the MKY33 using 00H data"** in step (1) above. In most cases, the operation (in step (2) above) can be omitted.

#### **1.3 Features of MKY33**

- Features of Basic Functions of MKY33 as Center IC in HLS
  - (1) Can be connected to 8/16-bit CPU
  - (2) Can be connected to big/little endian CPU
  - (3) Has dynamic arbiter enabling much faster user CPU access time
  - (4) Supports standard baud rates of 12, 6, and 3 Mbps, and baud rates via external clocks
  - (5) Supports full- and half-duplex modes
  - (6) Supports installation of two network types (two RXD pins)
  - (7) Occupies 1280-byte area (from addresses 000H to 4FFH)
  - (8) Operates on 5.0-V single power supply and available in 0.8 mm pitch, 84pins, QFP

#### User-support Functions of MKY33 and Features

- Can recognize link status (e.g. connection status and error occurrence) between individual satellite ICs and MKY33
- (2) Can receive data on expanded functions except Di data (data on I/O input pins of each satellite IC) from individual satellite ICs
- (3) Can check network quality
- (4) Can detect terminal errors and recognize a poor operating environmental

## Chapter 2 MKY33 Software

This chapter describes software for using the MKY33. It assumes the environment has been created, enabling access to the MKY33 from the user system program through the connection between the user CPU and the MKY33 based on the descriptions in **"Chapter 4** *Connecting MKY33"*.

| 2.2 Areas for Basic HLS Functions<br>2.3 Initialization, Start, and Operation of MKY33 | 2-3  |
|----------------------------------------------------------------------------------------|------|
| 2.3 Initialization, Start, and Operation of MKY33                                      | 2-5  |
|                                                                                        | 2-6  |
| 2.4 User-support Functions                                                             | 2-10 |
| 2.5 Notes on Accessing MKY33                                                           | 2-17 |
| 2.6 Operating MKY33 for MKY34                                                          | 2-18 |
| 2.7 Operating MKY33 for MKY35                                                          | 2-21 |
| 2.8 Operating MKY33 for MKY37                                                          | 2-22 |

### Chapter 2 MKY33 Software

This chapter describes software for using the MKY33. It assumes the environment has been created, enabling access to the MKY33 from the user system program through the connection between the user CPU and the MKY33 based on the descriptions in *"Chapter 4 Connecting MKY33"*.

#### 2.1 Memory Map

The areas corresponding to the registers and various functions listed in Table 2-1 are all allocated in the memory map of the MKY33.

| Address value | Area name | Write rights | Description                                                                                                                                                      |
|---------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 002н to 07Fн  | Control   | 0            | Area where control words corresponding to each satellite IC are arranged                                                                                         |
| 080н to 0FFн  | Do        | Ø            | Area for basic functions<br>When a scan is started, data in the area from addresses 082н to<br>0FFн is output from the Do pin of each corresponding satellite IC |
| 100н to 17Fн  | Di        | ×            | Area for basic functions When a scan is started, data in the Di pin of each corresponding satellite IC is stored in the area from addresses 102H to 17FH         |
| 180н to 1FFн  | C1        | ×            |                                                                                                                                                                  |
| 200н to 27Fн  | C2        | ×            |                                                                                                                                                                  |
| 280н to 2FFн  | C3        | ×            | Area to store data responding to commands to be set as control                                                                                                   |
| 300н to 37Fн  | C4        | ×            | words corresponding to each satellite IC                                                                                                                         |
| 380н to 3FFн  | C5        | ×            | For details, refer to "2.4 User-support Functions"                                                                                                               |
| 400н to 47Fн  | C6        | ×            |                                                                                                                                                                  |
| 482н to 4FFн  | C7        | ×            |                                                                                                                                                                  |
| 500н to 7FFн  | Dummy     | $\triangle$  | Unused area                                                                                                                                                      |

| 000н         | SCR   | 0 | System Control Register<br>Register to which Final Satellite (FS) values controlling scan written     |
|--------------|-------|---|-------------------------------------------------------------------------------------------------------|
| <b>4</b> 80н | DREQR | 0 | Data REQuest Reset<br>Writing to this register enables the output of the DREQ pin to be reset<br>Low. |

Each symbol  $(\bigcirc, \oslash, \times, \bigtriangleup)$  in the Write Right column in the above table has the following meanings:

The MKY33 memory has some areas that are write-protected when a valid FS (Final Satellite) value is written to the SCR (System Control Register) at address 000H to start scanning. Each symbol indicates the states of those areas.

- $\odot$ : This area can always be written.
- $\bigcirc$ : Only the lower byte of the control word can be written during scanning. (Only the lower byte is written even if this area is written by word access.)
- $\bigtriangleup$  : Writing to this area is ignored.
- $\times \ : \ Only \ read \ access \ from \ this \ area \ is \ permitted \ during \ scanning.$



The memory addresses of each area corresponding to Satellite Addresses (SA) are shown in *"Appendix 1 Memory Address Map List"*.

#### 2.1.1 Occupied Area

The MKY33 occupies the memory areas from addresses 000H to 4FFH. The area from addresses 500H to 7FFH is unused area.

# Caution

The MKY33 does not control the memory area from addresses 500H to 7FFH. Therefore, even if the user system program accesses this area, the output signal of the ACK pin responding to access does not change. Be careful when designing a user system that uses the output signal of the ACK pin.

#### 2.1.2 Data in Memory after Power-on

After power-on, data in the memory area from addresses 000H to 4FFH of the MKY33 is all undefined. The memory areas of the MKY33 must be initialized before using the MKY33. For details, refer to **"2.3.1** *Initialization"*.

#### 2.1.3 Write Protection after Scan Started

After power-on, data can be read and written from and to the memory area from addresses 000H to 4FFH of the MKY33.

When the user CPU starts scanning by the MKY33, the upper byte of each control word in the control area of the MKY33, the Di area, and the C1 to C7 areas for user-support functions are write-protected as indicated in the "Write Rights" column in Table 2-1.



Write protection is a function for preventing the user system program from accidentally destroying read-only data in the memory area of the MKY33. However, the upper byte of the control area of the MKY33 consists only of read-only flag bits. This area is not affected even if data is written to the area by word access.

#### 2.2 Areas for Basic HLS Functions

Only the System Control Register (SCR), Do area and Di area in the memory map indicated in Table 2-1 perform the basic HLS functions. Various user-support functions to use the HLS more effectively are allocated to other areas.

#### 2.2.1 SCR Register

The System Control Register (SCR) at address 000H starts scanning in the HLS.

#### 2.2.2 Do Area

The Do area from addresses 080H to 0FFH has areas covering the maximum number of connected satellite ICs (63). One word corresponds to one satellite IC. The lower 1 to 6 bits of the memory address of the Do area correspond to Satellite Address (SA). For example, when writing 135AH word data to the memory address 082H, 135AH can be set to the 16-bit I/O output pin of the satellite with "SA = 01H".



Because there is no satellite with "SA = 0", the two bytes of the memory addresses 080H and 081H are unused RAM areas.

#### 2.2.3 Di Area

Like the Do area, the Di area from addresses 100H to 17FH has areas covering the maximum number of connected satellite ICs (63). One word corresponds to one satellite IC. The lower 1 to 6 bits of the memory address of the Di area correspond to Satellite Address (SA). For example, when reading the Di area at address 104H when the 16-bit I/O input pin of the satellite IC with "SA = 02H" is 79C4H, 79C4H data can be read, which is the same as the input pin of the terminal.



Because there is no satellite with "SA = 0", the two bytes of addresses 100H and 101H are unused RAM areas.

#### 2.3 Initialization, Start, and Operation of MKY33

This section describes initialization, start, and basic operation of the MKY33.

#### 2.3.1 Initialization

Before turning on the MKY33, set a regulator circuits (such as DIP switches) that regulates the input level of the pin to determine communication mode (full duplex or half duplex) and baud rate. (For details, refer to *"4.3.1 Selecting Communication Mode Using FH Pin"*, and *"4.3.5 Setting Baud Rate"*.)

After the MKY33 is powered on, be sure to perform the following operations:

- (1) Write 00H data to initialize the entire memory area (from 000H to 4FFH) in the memory map of the MKY33.
- (2) Write the Do output state (initial data) of the satellite IC to the Do area (from 080H to 0FFH).



If the user system has no need to set an initial value to the output of the I/O pin of the terminal, the user can omit step (2) above. At the initial start-up of the user system, the I/O pin state of the terminal is almost always at the reset default value of the satellite IC. The reset default value of the satellite IC also corresponds to **"Write 00H data to initialize the entire memory area of the MKY33"** in step (1) above. In most cases, the operation (in step (2) above) can be omitted.

#### 2.3.2 Start

This section describes the starting MKY33.

#### 2.3.2.1 Starting Scan

The MKY33, a center IC in the HLS starts a scan when 01H to 3FH are written as Final Satellite (FS) values to bits 0 to 5 (FS0 to FS5) of the System Control Register (SCR) (Fig. 2.1). The scan is continued until the user system program writes 00H intentionally to bits 0 to 5 (FS0 to FS5) of the SCR register or until a hard-ware reset is activated.

#### 2.3.2.2 Role of SCR

The MKY33 scans the satellite ICs at satellite addresses up to Final Satellite (FS) values written to the SCR register, beginning with "Satellite Address (SA) = 1". The FS values do not have to match the number of existing satellite ICs. Determine the FS values according to the purpose of the user system. If this register is read after power-on (and when no write has been executed), an undefined value is read. When a hardware reset is activated, the MKY33 recognizes "0000H" internally even if the read data is an undefined value.

| Address: | 000н |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |  |
|----------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--|
| Bit:     | 15   | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|          | -    | -   | -   | -   | -   | -   | -   | -   | -   | -   | FS5 | FS4 | FS3 | FS2 | FS1 | FS0 |  |
| R/W:     | R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

Fig. 2.1 Details of SCR

#### 2.3.2.3 Usage when FS Values Do Not Match Number of Existing Satellite ICs

This section describes a case where FS values written to the System Control Register (SCR) do not match the number of existing satellite ICs.

• Example 1: When 20 existing satellite ICs connected, consecutive SAs beginning with "1"set, and FS value = "8 (08H)"

The satellite ICs at "SA = 1" to "SA = 8" will be scanned. The satellite ICs at "SA = 9" to "SA = 20 (14H)" will not be scanned even if the satellite IC is powered on. In this case, the scan time is calculated by an equation with FS = "8".

#### • Example 2: When 20 existing satellite ICs connected, consecutive SAs beginning with "1"set, and FS value = "30 (1EH)"

The satellite ICs at "SA = 1" to "SA = 20 (14H)" respond to a scanning and become available when the user system reads and writes data from and to each area in the memory map of the MKY33. In this case, the scan time is calculated by an equation with "FS = 30 (1EH)". When additional 10 satellite ICs at "SA = 21 (15H)" to "SA = 30 (1EH)" are connected, they also respond to a scanning and become available when data the user system reads and writes from and to each area in the memory map of the MKY33.

# Reference

These examples indicate that the scan time can be speeded up to the time that the user system requires and satellite ICs can be hot-swappble.

#### 2.3.2.4 Restrictions on Values Written to SCR and Causions

The numeric values that can be written as FS values to the SCR (System Control Register) are "0 (00H)" to "63 (3FH)". However, if full-duplex mode is selected for the MKY33, writing "1 (01H)" is protected. When writing FS values to the SCR register, always note the following points:

- If full-duplex mode is selected for the MKY33, write any FS value greater than "3 (03H)" to the SCR register, even if only one satellite IC at "SA = 1" is connected or two existing satellite ICs at "SA = 1" and "SA = 2" are connected.
- (2) Writing "0 (00H)" to the SCR register causes the scan to stop. Do not write "0 (00H)" to the SCR register except when intentionally stopping the MKY33 scanning.
- (3) Do not write to the SCR register during scanning except when overwriting FS values or stopping scanning.

#### 2.3.2.5 Scan time

The MKY33 scan time can be calculated by equations below. These equations are determined by the following three elements including the values that the user system program writes to the System Control Register (SCR).

- (1) Full- or half-duplex modes
- (2) Final Satellite (FS) value of System Control Register (SCR)
- (3) Baud rate

The equation for scan time in full-duplex mode

 $182 \times FS \times TBPS$  (s) "182" is a constant.

The equation for scan time in half-duplex mode

 $354 \times FS \times TBPS$  (s) "354" is a constant.

The scan time calculated by the above equations is shown in "Appendix 2 Scan Time Table".

#### 2.3.3 Basic Operation

The user system program can operate the satellite IC connected to MKY33 by read access or write access to each area in the memory map during scanning.

For example, writing 135AH word data to the memory address 082H, the 16-bit I/O output pin of the satellite IC with "SA = 01H" comes into the 135AH state.

For example, reading the Di area at address 104H when the 16-bit I/O input pin of the satellite IC with "SA = 02H" are 79C4H, user system program can read 79C4H data identical to the input pin state of the terminal. During this operation, the user system program can easily control the system like PIO (Parallel I/O), which is one of CPU resource, except the signal delay in the scan time.

When the HLS is operated this way, constancy is completely maintained. This is most common usage of the HLS, and is also available for various applications.



The end timing of a scan in the HLS is called "SCAN Read timing" (Fig. 2.2).

Fig. 2.2 Position of SCAN Read Timing

The MKY33 outputs pulse signals from the SCAN Read (SCANR) pin at the SCAN Read. When the user CPU receives the interrupt triggers generated by the pulse signals from the SCANR pin, the user system program can recognize the end timing of a single scan in the HLS to execute a program. For details of the SCANR pin, refer to *"4.5.1 Pins Indicating Scan Timing (SCANR and SCANW)"*.

#### 2.3.4 Stopping Scan

The user system program can intentionally stop the scan by writing 00H to bits 0 to 5 (FS0 to FS5) of the SCR register. If the user system program writes 00H to the SCR register, the next command packet (CP) is not transmitted. The next scan is started from the satellite IC at the satellite address "SA = 01H". In the MKY33, the scan stops right after a hardware reset is activated, regardless of operation by the user system program.

#### 2.4 User-support Functions

This section describes the user-support functions of the MKY33.

The following areas in the memory map of the MKY33 are allocated for user-support functions.

- i. Control area from addresses 002H to 07FH
- ii. C1 to C7 areas from addresses 180H to 4FFH
- iii. Area to reset the output of the DREQ pin to Low level by writing to the DREQR (Data REQuest Reset) register at address 480H

The user-support functions can:

- (1) Recognize link status (e.g. connection status and error occurrence) between individual satellite ICs and MKY33.
- (2) Receive data on expanded functions from individual satellite ICs in addition to Di data (data on I/O input pin of each satellite IC).
- (3) Check network quality.
- (4) Detect terminal errors and recognize a poor operating environment.

#### 2.4.1 Recognition of Link Status between Satellite ICs and MKY33

This section describes the operation in (1) above.

#### 2.4.1.1 Control Area and Control Words

To use the expanded functions of each satellite IC, operate control words arranged in the control area from memory addresses 002H to 07FH of the MKY33. In the control area, one control words are arranged (one word per satellite IC). The lower 1 to 6 bits of the memory addresses to specify the arrangement correspond to Satellite Address (SA). For example, the memory address 006H is a control word corresponding to the satellite IC with "SA = 03H".

#### 2.4.1.2 Control Word

The control word in the control area is a 16-bit register. The lower bits 0 to 3 are an area to which commands are written. Bits 4 and 5 are used to set command options. The upper bits 8 to 15 are read-only flag bits indicating status. Figure 2.3 shows configuration of the control word.



Fig. 2.3 Configuration of Control Word

**Caution** Bit 15 and bit 9 in the control word is fixed at "0". Bits 7 and 6 are unused bits and remain initialized unless otherwise intentionally operated by the user system program.

#### 2.4.1.3 Recognition of Link Status (1)

If the MKY33 cannot receive any response packet (RP) from the satellite IC after scanning, the number of consecutive nonresponses is counted as "the number of consecutive nonresponse" in bits 12 to 14 in the control word. If the number of consecutive nonresponse is one or more, the bit 10 (RX-CHK1) in the control word is "1". If the number of consecutive nonresponse is three or more, the flag bit 11 (RX-CHK2) in the control word is "1". If the satellite IC is not connected to the network or is not turned on, the number of consecutive nonresponse is "7", and thereby the RX-CHK1 flag bit and RX-CHK2 flag bit are "1" respectively.



The number of consecutive nonresponse is not counted beyond "7" even if there are seven or more consecutive nonresponses.

#### 2.4.1.4 Recognition of Link Status (2)

If the MKY33 receives a response packet (RP) from the satellite IC after scanning, the number of consecutive nonrespose set to the control word, and the RX-CHK1 flag bit and RX-CHK2 flag bit are cleared to "0" respectively. In a state where the MKY33 is linked with the satellite IC correctly, the number of consecutive nonrespose, and the RX-CHK1 flag bit and RX-CHK2 flag bit are always "0" respectively.

The user system program can recognize the link status (i.e. connection status, errors, and existence of a newly linked satellite IC) between satellite ICs and the MKY33 by referencing the respective bits in the control words corresponding to individual satellite ICs.

#### 2.4.1.5 How To Recognize Link Status between Satellite ICs and MKY33

Three examples of how to recognize the link status between satellite ICs and the MKY33 are given below.

# • Example 1: When FS value "3" set to bits 0 to 5 (FS0 to FS5) of SCR register with no satellite IC connected to MKY33

The number of consecutive nonrespose set to three control words at addresses 002H, 004H, and 006H, is counted at every scan and reaches "7". When the upper bits in the control word are read at this time, 7CH can be read. The same applies when a satellite IC that is not turned on is connected. This enables to recognize that the MKY33 cannot be linked with the satellite ICs with "SA = 1", "SA = 2", and "SA = 3". Under this condition, the Di areas at addresses 102H, 104H, and 106H are not updated.

# • Example 2: When FS value "5" set to bits 0 to 5 (FS0 to FS5) of SCR register with three satellite ICs connected to MKY33 with "SA = 1" to "SA = 3"

The number of consecutive nonrespose set to two control words at addresses 008H and 00AH is counted at every scan and reaches "7". If an additional satellite IC with "SA = 5" is connected at the next scan, the number of consecutive nonrespose set to the control word at address 00AH and the RX-CHK1 flag bit and RX-CHK2 flag bit are cleared to "0" respectively and a new link is established between the MKY33 and the satellite IC with "SA = 5", enabling to recognize that the HLS is operating correctly.

#### • Example 3: When link continued between MKY33 and satellite IC

The number of consecutive nonrespose set to the control word, and the RX-CHK1 flag bit and RX-CHK2 flag bit remains "0" continuously. If a link with the satellite IC suffered temporarily interference from external noise, the number of consecutive nonresposes and the RX-CHK1 flag bit are "1" only at the scan. If a user system that wants to recognize whether the Di state is always the latest, the user system can determine whether data is obtained from the latest scan or the previous scan by checking the control word when reading Di data from the Di area.

#### 2.4.2 Receiving non-Di Data (Individual Data by Expanded Functions)

This section describes how to "(2) Receive data on expanded functions except Di data (data on I/O input pin of each satellite IC) from individual satellite ICs" in "2.4 User-support Functions".

The expanded functions of the satellite IC can be specified by setting commands to bits 0 to 3 in the control word (Fig. 2.4).



Fig. 2.4 Commands Specifying Expanded Functions



If the user uses basic HLS functions operated by the procedure in **"2.3** *Initialization, Start, and Operation of MKY33"*, command is set to "0".

#### 2.4.2.1 Relationship between Commands and Response Data Storage Areas

When command 1 is set, response data received by response packet (RP) from the satellite IC is stored in the C1 area on the memory map. When command 2 is set, the response data received from the satellite IC is stored in the C2 area on the memory map. Table 2-2 shows the storage areas of response data for the commands.

| Command | Response data<br>storage area | Reference | Command | Response data storage area | Reference |
|---------|-------------------------------|-----------|---------|----------------------------|-----------|
| 0 (Он)  | Di                            | —         | 8 (8H)  | Di                         | Note      |
| 1 (1н)  | C1                            | —         | 9 (9н)  | C1                         | Note      |
| 2 (2н)  | C2                            | _         | 10 (Ан) | C2                         | Note      |
| 3 (Зн)  | C3                            | _         | 11 (Вн) | C3                         | Note      |
| 4 (4H)  | C4                            | —         | 12 (CH) | C4                         | Note      |
| 5 (5H)  | C5                            | _         | 13 (DH) | C5                         | Note      |
| 6 (6н)  | C6                            | —         | 14 (EH) | C6                         | Note      |
| 7 (7н)  | C7                            | Note      | 15 (Fн) | C7                         | Note      |

Table 2-2 Response Data Storage Areas for Commands

Note: Each command returns to "0" after command execution is completed.

#### 2.4.2.2 Use of Commands 1 to 6 and Command Options

If the user system program sets any of commands 1 to 6, the designated command continues to execute until the user system program rewrites. When the user system program wants to execute any of commands 1 to 6 just once and return the command immediately to 0, simultaneously set "1" to the Automatic Clear Flag (ACF) (bit 4) in the control word when setting any one of the commands 1 to 6 in the control word. Then, the command returns to command 0 and the ACF also returns to "0" after a link with the target satellite IC is established once by the designated command (, that is, after command execution is completed).

The processing can automatically go round commands 0 to 6 one-by-one. When the user system program sets "1" to the Automatic Round Flag (ARF) (bit 5) in the control word, the command is updated automatically so that the processing can go round it each time the execution of the designated command for the target satellite IC is completed. When the user system program sets command 0, and then sets "1" to the ACF and ARF, the processing automatically goes round "commands 1 to 6 just once, returning to command 0" each time command execution for the target satellite IC is completed.



- (1) When a link with the target satellite IC is established, the ACF is cleared and the command is updated by the ARF. Therefore, if the link is incorrect, clearing and updating will be carried over to the next scan.
- (2) To execute any one of the commands 1 to 6 just once, the user system program must return the command to command 0 after writing the command and a link with the target satellite IC is established. This timing must be managed by the user system program. In contrast, using the ACF eliminates the need for the user system program to manage the timing. StepTechnica recommends the ACF be used to manage timing.

#### 2.4.2.3 Commands 7, 8, and F

Commands 7, 8, and F return to command 0, regardless of the setting condition of the ACF, after a link with the target satellite IC is established once (, that is, after command execution is completed).

#### 2.4.2.4 Commands 9 to E

Commands 9 to E return to command 0, regardless of the setting condition of the ACF, after a link with the target satellite IC is established once. One word of the C1 to C6 areas where response data received by response packet (RP) is stored is forcibly cleared to 0000H. For example, if data at address 2EEH is 5AC1H and BH is set to the control word at address 06EH, the control word at address 06EH is "0" and data at address 2EEH is also 0000H after a link with the satellite IC with "SA = 37H" is established once.

#### 2.4.2.5 Detection of Request from Satellite IC

Some satellite ICs can issue a request to the center IC. In the HLS, this request is called "DREQ (Data REQuest)". When the MKY33 detects DREQ from a satellite IC, it sets bit 8 (DREQ) in the control word corresponding to the satellite address (SA) of the satellite IC to "1". When the MKY33 executes a command defined as an individual function of the satellite IC, the DREQ from the satellite IC is cleared.

If a DREQ is generated by any satellite IC that the MKY33 is linked to, the output of DREQ pin goes High when receiving a response packet (RP) from the satellite IC generating the DREQ. The rising edge of the DREQ pin output can be used as an interrupt trigger to the user CPU. To cause the output level of DREQ pin to change from High to Low, write 00H to the DREQR at address 480H of the MKY33 using the user system program when the DREQs in the control words corresponding to all satellite ICs are cleared.

#### 2.4.3 Checking Network Quality

This section describes how to "check network quality" as described in item (3) of "2.4 User-support Functions".

In the HLS, when the MKY33 is activated to start scanning, the MKY33 can receive response packets (RPs) from the satellite IC while power is applied to the unit (terminal) with the satellite IC to be scanned and the network is stable.

In an environment in which a correct scan has been established once, if the MKY33 cannot receive response packets (RPs) from the satellite IC (when nonresponse occurs), the cause may be one of the following:

- (1) The terminal was disconnected.
- (2) Trouble occurred with receipt or sending of packet due to environmental problems including external noise trouble.
- (3) The network performance limit has been reached.

If the link is corrected at the next scan, item (1) above can be excluded as a cause. Monitoring nonresponse occurrences in this way, the user system can check network quality in the HLS.

The MKY33 uses the control word to manage the number of consecutive nonresponse (refer to **"2.4.1.3** *Recognition of Link Status (1)"*). The RX-CHK1 bit in the control word transits from "0" to "1" at the first nonresponse. This state is described as the "occurrence of CHECK-1".

The MKY33 has a CHK1 pin that outputs pulse signals for a given time when CHECK-1 occurs. For details of the CHK1 pin, refer to *"4.5.2 Output of CHK1 Pin"*.

#### 2.4.4 Detecting Terminal Errors and Recognizing Poor Environment

This section describes how to "detect terminal errors and recognize a poor operating environment" as described in item (4) of "2.4 User-support Functions".

In the HLS, if the MKY33 cannot receive a response packet (RP) correctly and continuously from a specific satellite IC (nonresponse occurs consecutively), the cause may be one of the following:

- (1) The terminal was disconnected.
- (2) The system operating environment is extremely poor.
- (3) The network performance limit has been reached.

If a specific satellite IC continuously makes no response, it is likely that the cause is (1) **"The terminal was disconnected."** above.

However, if the user system does not intend to disconnect a specific terminal, a terminal error is assumed. If there is no terminal error, the likely causes are (2) "The system operating environment is extremely poor." or (3) "The network performance limit has been reached." above.

The MKY33 uses the control word to manage the number of consecutive nonresposes (refer to **"2.4.1.3** *Recognition of Link Status (1)"*). The RX-CHK2 bit in the control word transits from "0" to "1" when the third nonresponse occurs. This state is called the "occurrence of CHECK-2".

The MKY33 has a CHK2 pin that outputs pulse signals for a given time when CHECK-2 occurs. For details of the CHK2 pin, refer to *"4.5.3 Output of CHK2 Pin"*.

#### 2.5 Notes on Accessing MKY33

This section describes the notes for the user system program to access the MKY33.

#### 2.5.1 Byte Access and Word Access

The HLS handles data in 16-bit words. If the user system uses the MKY33 connected to the user CPU via the 8-bit bus, take care when the user system program reads or writes data consisting of more than 8 bits (9 bits or more). For details, refer to *"4.4.7.2 Word Access when Connecting 8-bit User Bus"*.

#### 2.5.2 Relationship between Response Speed and Command

Data set in the Do area of the MKY33 memory is sent to the satellite IC at every scan, regardless of the type of executed command. Therefore response speed remains unchanged. On the other, there is only one type of response data corresponding to one command during a scan, which is received by a response packet (RP) from the satellite IC, and in the Di area and C1 to C7 areas of the MKY33 memory. Therefore, data in the Di area is not updated at scanning by a command other than command "0", so the apparent response speed may decrease in the user system monitoring data on the Di area.

#### 2.5.3 Using Interrupt Function with SCANW Pin and SCANR Pin

When the user CPU uses a signal output from the SCANW pin or SCANR pin described in "4.5 Connection of MKY33 User-support Functions" as a trigger causing the user CPU to change to interrupt handling, the user must understand an interrupt overhead time fully.

For example, when the user CPU responds to an interrupt at low speed and if an interrupt is generated by the SCANR signal to read the state in which a single scan is completed, the first data in the MKY33 memory may have already been updated by the next scan. In a user system that uses such an interrupt, an appropriate interrupt overhead time should be considered.

#### 2.6 Operating MKY33 for MKY34

This section describes how to operate the MKY33 for the MKY34, or a kind of satellite IC. Refer to *"MKY34 User's Manual"* before understanding this section.

#### 2.6.1 Operation of Do and Di Pins of MKY34

When operating Do and Di pins of the MKY34, the basic HLS functions, refer to "2.2 Areas for Basic HLS Functions" and operate them in the Do and Di areas. In this case, be sure to set command "0" to the control word so the expanded functions of the MKY34 described in "2.4.2 Receiving Non-Di Data (Individual Data by Expanded Functions)" cannot be specified from the center IC.

#### 2.6.2 Using Expanded Functions of MKY34

The MKY34 has 16-bit binary up counters of 6 channels and one Serial IDentification Register (SIDR) as expanded functions in addition to Do and Di pins, the HLS basic functions. The MKY34 selects which of the function data to be embedded in a response packet (RP) to return according to a command from the center IC.

Data on the expanded functions of the MKY34 can be obtained individually by using a command to specify the function of the MKY34 for the control word in the control area of the MKY33 corresponding to the SA (Satellite Address) where the MKY34 is connected (refer to "2.4.2 Receiving non-Di Data (Individual Data by Expanded Functions)"). Table 2-3 shows the correspondence of MKY34 functions selected by commands to MKY34 data obtained by the MKY33.

| Command | Response packet<br>storage area | Function of MKY34                | MKY34 data obtained by MKY33                |  |  |  |  |
|---------|---------------------------------|----------------------------------|---------------------------------------------|--|--|--|--|
| 0 (0н)  | Di                              | Obtain state of Di0 to Di15 pins | State of Di0 to Di15 pins                   |  |  |  |  |
| 1 (1н)  | C1                              | Obtain value of counter ch1      | Four-digit hexadecimal value of counter ch1 |  |  |  |  |
| 2 (2н)  | C2                              | Obtain value of counter ch2      | Four-digit hexadecimal value of counter ch2 |  |  |  |  |
| 3 (Зн)  | C3                              | Obtain value of counter ch3      | Four-digit hexadecimal value of counter ch3 |  |  |  |  |
| 4 (4H)  | C4                              | Obtain value of counter ch4      | Four-digit hexadecimal value of counter ch4 |  |  |  |  |
| 5 (5H)  | C5                              | Obtain value of counter ch5      | Four-digit hexadecimal value of counter ch5 |  |  |  |  |
| 6 (6н)  | C6                              | Obtain value of counter ch6      | Four-digit hexadecimal value of counter ch6 |  |  |  |  |
| 7 (7н)  | C7                              | Obtain value of SIDR             | Value of SIDR (16 bits)                     |  |  |  |  |
| 8 (8H)  | Di                              | Obtain state of Di0 to Di15 pins | State of Di0 to Di15 pins                   |  |  |  |  |
| 9 (9н)  | C1                              | Reset counter ch1 to 0000H       | 0000н                                       |  |  |  |  |
| 10 (Ан) | C2                              | Reset counter ch2 to 0000H       | 0000н                                       |  |  |  |  |
| 11 (Вн) | C3                              | Reset counter ch3 to 0000H       | 0000н                                       |  |  |  |  |
| 12 (Сн) | C4                              | Reset counter ch4 to 0000H       | 0000н                                       |  |  |  |  |
| 13 (Dн) | C5                              | Reset counter ch5 to 0000H       | 0000н                                       |  |  |  |  |
| 14 (Ен) | C6                              | Reset counter ch6 to 0000H       | 0000н                                       |  |  |  |  |
| 15 (Fн) | C7                              | Obtain value of SIDR             | Value of SIDR (16 bits)                     |  |  |  |  |

Table 2-3 MKY34 Functions Selected by Commands and Data

#### 2.6.3 Example of Using Commands for MKY34

- Example 1: When monitoring counter ch1 of MKY34 with "SA = 3" regularly and clearing if necessary
  - **Step 1:** Usually, set command 0 to address 006H and refer to the Di area at address 106H.
  - **Step 2:** Use the interval timer, etc. of the user CPU to set command 1 and the ACF to address 006H regularly. After address 006H returns to command 0, refer to address 186H of the C1 area to obtain the value of the counter ch1 of the MKY34.
  - **Step 3:** Set command 9 to address 006H when clearing the counter ch1 of the MKY34. (After returning to command 0, data at address 186H of the C1 area can be recognized as 0000H as a value after clearing.)
- Example 2: When always obtaining Di state of MKY34 with "SA = 3DH" and all counter values for six channels
  - **Step 1:** Set "1" to the ARF in the control word at address 07AH.
  - Step 2: After scan times of seven scans go by
  - **Step 3:** The Di state of the MKY34 can be obtained by referring to address 17AH (of the Di area).

The value of counter ch1 of the MKY34 can be obtained by referring to address 1FAH (of the C1 area).

The value of counter ch2 of the MKY34 can be obtained by referring to address 27AH (of the C2 area).

The value of counter ch3 of the MKY34 can be obtained by referring to address 2FAH (of the C3 area).

The value of counter ch4 of the MKY34 can be obtained by referring to address 37AH (of the C4 area).

The value of counter ch5 of the MKY34 can be obtained by referring to address 3FAH (of the C5 area).

The value of counter ch6 of the MKY34 can be obtained by referring to address 47AH (of the C6 area).

**Step 4:** Because memory corresponding to MKY34 with "SA = 3DH" is always updated, each data in "**Step 3**" above can be obtained continuously.

#### • Example 3: When MKY34 with "SA = 15" issues serial ID send request

- **Step 1:** Check that the DREQ in the control word at address 01EH is "1" (detection of request).
- **Step 2:** Set command 7 to address 01EH.
- **Step 3:** After address 01EH returns to command 0, refer to address 49EH (of the C7 area) to obtain data from the Serial IDentification Register (SIDR) of the MKY34.

#### 2.6.4 Note on MKY34 Serial ID Send Function

The DREQ in the control word of MKY34 may become "1" after the MKY34 is turned on even when the MKY34 does not use the serial ID send function for command 7. This event is the same state as the state where a rising-edge signal is input to the SLD pin within the MKY34 due to abnormal events (including drift in power supply to power pins) after the MKY34 is turned on.

If a user system needs to deal with this, terminate the serial ID send function started by the MKY34 as follows:

- (1) In a user system that does not use the serial ID send function of the MKY34, issue command 7 as a dummy. Also, in a user system that uses the output signals of the DREQ pin described in "4.5.4 Output of DREQ Pin", write 00H to DREQR (Data REQuest Reset) at address 480H of the MKY33 when DREQs from all satellite ICs are cleared.
- (2) If "1" had been set to the DREQ in the control word when the newly linked MKY34 was recognized as described in "2.4.1 Recognition of Link Status between Satellite ICs and MKY33", issue command 7 as a dummy. Also, in a user system that uses the output signals of the DREQ pin described in "4.5.4 Output of DREQ Pin", write 00H to DREQR (Data REQuest Reset) at address 480H of the MKY33 when DREQs from all satellite ICs are cleared.

#### 2.6.5 Initializing MKY33 when using battery-protected MKY34

If the user uses the MKY34 satellite IC with battery-protected, StepTechnica recommends the user recognize the state of the advanced function corresponding to each command in the MKY34 by initializing the MKY33. After operating step (2) described in *"2.3.1 Initialization"*, set the command in the control word corresponding to the start of the target Satellite Address (SA) to 30H. This operation can provide the values of six channels of 16-bit binary up counters staying in the MKY34 after scanning is executed seven times. If there is an MKY34 with the DREQ in the control word at "1", issue command 7 to obtain the value of the Serial IDentification Register (SIDR) of the MKY34.
## 2.7 Operating MKY33 for MKY35

This section describes how to operate the MKY33 for the MKY35, or a kind of satellite IC. Refer to *"MKY35 User's Manual"* before understanding this section.

## 2.7.1 Handling of MKY35

From the viewpoint of the MKY33 operation system, the MKY35 satellite IC supports only the Do and Di pins, the HLS basic functions. Therefore, fix command 0 to the control word in the control area of the MKY33 corresponding to Satellite Address (SA) where MKY35 is connected. No other operations are required.



If any command other than command 0 is set accidentally to the target control word where the MKY35 is connected, this will not affect the functions and operation of the MKY35. In this case, the MKY35 embeds 0000H within a response packet (RP) to return.

The MKY35 has eight operation modes: IO modes 1 to 6, and PWM (Pulse Width Modulation) modes 1 and 2. MKY35 pins select these modes to set. The meanings of data set to the Do area of the MKY33 and data returned to the Di area vary according to each mode.

## 2.7.2 Examples of Using MKY33 Di/Do Areas for MKY35

• Example 1: When operation mode of MKY35 with "SA = 4" is IO mode 1 All the I/O pins of the MKY35 are for "inputs". The state of 16-bit pins can be stored to the Di area at address 108H of the MKY33. Data set to the Do area at address 088H of the MKY33 has no meaning.

#### • Example 2: When operation mode of MKY35 with "SA = 10H" is IO mode 4

The MKY35 has 16 I/O pins: 12 for "output", and 4 for "input". The state of I/O pins for "input" can be stored to the lower bits 0 to 3 of the Di area at address 120H of the MKY33. Bits 4 to 15 are always at "0". Of the data to be set to the Do area at address 0A0H of the MKY33, the data of bits 0 to 3 has no meaning and the data of bits 4 to 15 are sent to the 12 I/O pins for "output".

# • Example 3: When operation mode of MKY35 with "SA = 26H" is PWM mode 1 and motor speed controlled by PWM ratio

The MKY35 has 16 I/O pins: 8 I/O pins are for "input" and input data can be stored to bits 0 to 7 at address 14CH (Di area) of the MKY33. The state set to bits 8 to 11 at address 0CCH (Do area) of the MKY33 is sent to the output pins. The value set to bits 0 to 5 at address 0CCH of the MKY33 indicates the PWM ratio that can be used to control the rotational speed of a motor. Bits 6 and 7 at address 0CCH of the MKY33 are used to instruct the rotation direction and stop of the motor.



For details of the functions of the MKY35 for each bit at addresses in the above examples (Di area/Do area), refer to "*MKY35 User's Manual*".

## 2.8 Operating MKY33 for MKY37

This section describes how to operate the MKY33 for the MKY37, or a kind of satellite IC. Refer to *"MKY37 User's Manual"* before understanding this section.

## 2.8.1 Handling of MKY37

From the viewpoint of the MKY33 operation system, the MKY37 satellite IC supports only the Do and Di pins, the HLS basic functions. Therefore, fix command 0 or 8 to the control word in the control area of the MKY33 corresponding to Satellite Address (SA) where MKY37 is connected. No other operations are required.

| Command           | Function of MKY37                    | Data stored in response packet | Memory area<br>in MKY33 |
|-------------------|--------------------------------------|--------------------------------|-------------------------|
| 0 (Он)            | Samples Di0 to Di15 pin states       | State of Di0 to Di15 pins      | Di                      |
| 1 (1н) to 7 (7н)  | Does not sample<br>(STB2 not output) | 0000н                          | C1 to C7                |
| 8 (8H)            | Samples Di0 to Di15 pin states       | State of Di0 to Di15 pins      | Di                      |
| 9 (9н) to 14 (Ен) | Does not sample<br>(STB2 not output) | 0000н                          | C1 to C7                |

 Table 2-4 Correspondence Issued by MKY33 of MKY37 Commands



If any command other than command 0 or 8 is set accidentally to the target control word where the MKY37 is connected, this will not affect the functions and operation of the MKY37. In this case, the MKY37 embeds 0000H within a response packet (RP) to return.

# Chapter 3 MKY33 Hardware

This chapter describes the MKY33 hardware, such as pin assignment, pin functions, and I/O circuit types.

## Chapter 3 MKY33 Hardware

This chapter describes the MKY33 hardware, such as pin assignment, pin functions, and I/O circuit types.

Figure 3.1 shows the MKY33 pin assignment.



Fig. 3.1 MKY33 Pin Assignment

Table 3-1 lists the pin functions of the MKY33.

 Table 3-1
 Pin Functions of MKY33

| Pin name       | Pin No.                                         | Logic    | I/O | Function                                                                                                                                                                                                                                                                                                              |
|----------------|-------------------------------------------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UA0 to<br>UA10 | 2 to 12                                         | Positive | I   | 11-bit address bus pins connected to user bus<br>The UA0 pin corresponds to the LSB and the UA10 pin to<br>the MSB.<br>Access to the MKY33 from the user bus requires that the<br>signals of these pins must be stabilized before the condi-<br>tions for access by the #UCS, #URD, and #UWR pins are<br>established. |
| UD0 to<br>UD15 | 13 to 16<br>23 to 26<br>17 to 20<br>27 to 30    | Positive | I/O | 16-bit bidirectional data bus pins connected to user bus<br>The UD0 pin corresponds to the LSB and the UD15 pin to<br>the MSB.                                                                                                                                                                                        |
| #UCS           | 32                                              | Negative | I   | Access control pin connected to user bus<br>For read access or write access to the MKY33, set this pin<br>Low at the right time.                                                                                                                                                                                      |
| #URD           | 33                                              | Negative | Ι   | Read control pin connected to user bus<br>To read the MKY33, set this pin Low at the right time.                                                                                                                                                                                                                      |
| #UWR           | 34                                              | Negative | I   | Write control pin connected to user bus<br>To write to the MKY33, set this pin Low at the right time.<br>If this pin signal or #UCS pin signal goes High when both<br>are Low, UD0 to UD15 bus data are input to the MKY33.                                                                                           |
| ACK            | 35                                              | Positive | 0   | Output pin that changes from High to Low when MKY33 recognizes access from user bus and changes from Low to High when access from user bus finishes                                                                                                                                                                   |
| #SWAP          | 36                                              | Negative | I   | Input pin that selects whether to reverse signal input from<br>A0 pin in MKY33<br>Set this pin Low when connected to a big-endian user bus.<br>Set this pin High or leave it open when connecting to a lit-<br>tle-endian user bus.                                                                                   |
| #DAE           | 37                                              | Negative | I   | Input pin for enable control of dynamic arbiter<br>To operate the dynamic arbiter, input appropriate signals<br>generated according to the user bus timing. For how to use<br>this pin, refer to <b>"4.4.6 Access Time"</b> .                                                                                         |
| #DAEA          | 38                                              | Negative | I   | Input pin for enable control of dynamic arbiter<br>Set this pin Low when generating the DAE signal in the<br>MKY33. Keep it High or leave it open when it is not used.                                                                                                                                                |
| #RST           | 39                                              | Negative | I   | MKY33 Hardware reset input pin<br>Keep this pin Low for 10 or more clock right after power-<br>on or when resetting hardware intentionally.                                                                                                                                                                           |
| MD0 to<br>MD7  | 47, 45, 41<br>40 44, 46<br>48, 50               | Positive | I/O | 8-bit bidirectional data bus that connects to buffer RAM<br>Connect this pin to the D0 to D7 pins of buffer RAM.                                                                                                                                                                                                      |
| MA0 to<br>MA10 | 49, 51, 52<br>54 56, 57<br>59, 65, 60<br>58, 53 | Positive | 0   | 11-bit address bus that connects to buffer RAM<br>Connect this pin to the A0 to A10 pins of buffer RAM.                                                                                                                                                                                                               |

(Continue)



| Table 3-1 PIN FUNCTIONS OF MIK 133 | Table 3-1 | <b>Pin Functions</b> | of MKY33 |
|------------------------------------|-----------|----------------------|----------|
|------------------------------------|-----------|----------------------|----------|

(Continued)

| Pin name | Pin No. | Logic    | I/O | Function                                                                                                                                                                                                            |
|----------|---------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #MRD     | 55      | Negative | 0   | Read control output pin that connects to buffer RAM<br>Connect this pin to the RD pin of buffer RAM.                                                                                                                |
| TEST     | 61      | Positive | Ι   | Be sure to connect this pin to GND (manufacturer test pin)                                                                                                                                                          |
| #MWR     | 66      | Negative | 0   | Write control output pin that connects to buffer RAM<br>Connect this pin to the WR pin of buffer RAM.                                                                                                               |
| MS       | 67      | Positive | I   | Input pin that selects type of buffer RAM<br>Be sure to fix this pin at High.                                                                                                                                       |
| TXD      | 68      | Positive | 0   | Pin that sends command packet (CP) to satellite IC<br>Connect it to a drive input pin including driver, etc.                                                                                                        |
| TXE      | 69      | Positive | 0   | This pin goes High when the output signal of the TXD pin<br>is enabled. Connect it to a gate pin including driver, etc.                                                                                             |
| RXD1     | 70      | Positive | I   | Input pin that inputs response packet (RP) from satellite IC<br>This pin takes precedence over the RXD2 pin when a<br>response packet is received simultaneously.                                                   |
| RXD2     | 71      | Positive | I   | Input pin that inputs response packet (RP) from satellite IC<br>Set this pin High or leave it open when it is not used.                                                                                             |
| FH       | 72      | Positive | I   | Input pin that selects MYK33 communication mode<br>Keep this pin High when selecting full-duplex mode, and<br>Low when selecting half-duplex mode.                                                                  |
| WB       | 74      | Positive | I   | Input pin that selects width of connected user bus<br>Set this pin Low when connecting to an 8-bit user bus.<br>Set this pin Low or leave it open when connecting to a 16-<br>bit user bus.                         |
| Xi       | 75      | Positive | I   | Driving clock input pin (48 MHz recommended)                                                                                                                                                                        |
| BPS0     | 76      | Positive | I   | Input pin that selects MKY33 baud rate                                                                                                                                                                              |
| BPS1     | 77      | Positive | I   | Input pin that selects MKY33 baud rate                                                                                                                                                                              |
| EXC      | 78      | Positive | I   | Clock input pin that is used as the baud rate depends on the external clock<br>The baud rate is 1/4 of the supplied frequency, which can be up to 12.5 MHz. Set this pin High or leave it open when it is not used. |
| DREQ     | 79      | Positive | 0   | Pin that goes High when it detects DREQ generated from<br>satellite IC detected<br>Leave this pin open when it is not used.                                                                                         |
| SCANW    | 80      | Positive | 0   | Pin that outputs High-level pulse signals for a given time<br>right after data to be sent to final satellite got in CP during<br>single scan<br>Leave this pin open when it is not used.                            |
| SCANR    | 81      | Positive | 0   | Pin that outputs High-level pulse signals for a given time<br>right after data received from final satellite written to<br>BRAM in single scan<br>Leave this pin open when it is not used.                          |

(Continue)

|          |                         | Table    | - 3-1 | PIN FUNCTIONS OF MIK Y 33 (Continued)                                    |
|----------|-------------------------|----------|-------|--------------------------------------------------------------------------|
| Pin name | Pin No.                 | Logic    | I/O   | Function                                                                 |
| CHK1     | 82                      | Negative | 0     | Output pin that goes High for a given time when CHECK-1 signal generated |
| CHK2     | 83                      | Negative | 0     | Output pin that goes High for a given time when CHECK-2 signal generated |
| Vdd      | 22, 42, 64<br>73, 84    |          |       | Power pin for 5.0-V supply                                               |
| GND      | 1, 21, 31<br>43, 62, 63 |          |       | Power pin connected to 0 V                                               |

Table 3-1 Pin Functions of MKY33

Note: Pins prefixed with # are negative logic (active Low).



Table 3-2 and Figure 3.2 shows the electrical ratings of the MKY33 pins.

Name

Vdd

UD4

UD5

UD6

UD7

UD12

UD13

UD14

UD15

GND

#UCS

#URD

#UWR

ACK

#SWAP

#DAE

#DAEA

#RST

MD3

MD2

Vdd

I/O

---

I/O

I/O

I/O

I/O

I/O

I/O

I/O

I/O

--

L

Т

L

0

L

L

L

L

I/O

I/O

---

No

22

23

24

25

26

27

28

29

30

31

32

33

34

35

36

37

38

39

40

41

42

| No | I/O | Name | Туре |  |
|----|-----|------|------|--|
| 1  |     | GND  |      |  |
| 2  | Ι   | UA0  | Н    |  |
| 3  | I   | UA1  | Н    |  |
| 4  | I   | UA2  | Н    |  |
| 5  | I   | UA3  | Н    |  |
| 6  | Ι   | UA4  | Н    |  |
| 7  | I   | UA5  | Н    |  |
| 8  | I   | UA6  | Н    |  |
| 9  | Ι   | UA7  | Н    |  |
| 10 | Ι   | UA8  | Н    |  |
| 11 | I   | UA9  | Н    |  |
| 12 | I   | UA10 | Н    |  |
| 13 | I/O | UD0  | D    |  |
| 14 | I/O | UD1  | D    |  |
| 15 | I/O | UD2  | D    |  |
| 16 | I/O | UD3  | D    |  |
| 17 | I/O | UD8  | D    |  |
| 18 | I/O | UD9  | D    |  |
| 19 | I/O | UD10 | D    |  |
| 20 | I/O | UD11 | D    |  |
| 21 |     | GND  |      |  |

#### Table 3-2 Electrical Ratings of MKY33

Туре

\_\_\_

D

D

D

D

D

D

D

D

\_\_\_

F

F

F

А

G

G

G

G

Е

Е

---

(#: Negative logic) I/O No Name Туре No I/O Name Туре 43 ---GND ---64 ---Vdd 44 I/O MD4 Е 65 0 MA7 В I/O #MWR С 45 MD1 Е 66 L G 46 I/O MD5 Е 67 Т MS 47 I/O MD0 Е 0 TXD A 68 48 I/O MD6 Е 69 0 TXE А 0 В 70 G 49 MA0 L RXD1 G 50 0 MD7 Е 71 L RXD2 51 0 MA1 В 72 FH G L ---0 MA2 В 73 52 ---Vdd 53 0 MA10 В 74 L WB G 75 Н 54 0 MA3 В L Xi 55 0 #MRD С 76 L BPS0 G 56 0 MA4 В 77 L BPS1 G 57 0 MA5 В 78 L EXC G С 0 в 79 0 58 MA9 DREQ 59 0 MA6 В 80 0 SCANW С С 0 В SCANR 60 MA8 81 0 С 61 I TEST G 82 0 CHK1 62 Т GND ---83 0 CHK2 С 84 63 --GND ---Vdd ------

# STEP ECHNICA CO., LTD.



Fig. 3.2 Pin Electrical Characteristics in I/O Circuit Types of MKY33

# Chapter 4 Connecting MKY33

This chapter describes the pin functions and how to connect MKY33 required for the MKY33 to operate as a center IC in the HLS. It consists of the following six categories to provide a clear understanding of the pin functions and how to connect.

| 4.1 | Connecting Buffer RAM                             | 4-4  |
|-----|---------------------------------------------------|------|
| 4.2 | Supplying Driving Clock and Hardware Reset Signal | 4-5  |
| 4.3 | Connecting Network Interface                      | 4-6  |
| 4.4 | Connecting User Bus                               | 4-9  |
| 4.5 | Connection of MKY33 User-support Functions        | 4-19 |
| 4.6 | Connection Example of MKY33                       | 4-21 |

# Chapter 4 Connecting MKY33

This chapter describes the pin functions and how to connect MKY33 required for the MKY33 to operate as a center IC in the HLS. It consists of the following six categories to provide a clear understanding of the pin functions and how to connect.

- (1) Connecting Buffer RAM
- (2) Supplying Driving Clock and Hardware Reset Signal
- (3) Connecting Network Interface
- (4) Connecting User Bus
- (5) Connecting MKY33 User-suppot Functions
- (6) Connecting Example of MKY33

When connecting the MKY33, be sure to connect the TEST pin (pin 61) to the GND pins. Be sure to connect all the VDD pins (pins 22, 42, 64, 73, 84) to the 5.0-V power supply, and all the GND pins (pins 1, 21, 31, 43, 62, 63) to the 0-V power supply. In addition, connect a capacitor of 10 V/0.1  $\mu$ F (104) or more between adjacent VDD pins and GND pins.

## 4.1 Connecting Buffer RAM

The MKY33 does not have any internal memory. Therefore, a buffer RAM (BRAM) must be placed near the MKY33. The pins of the MKY33 are assigned so that lines to connect the MKY33 and static RAM (SRAM), which serves as the BRAM, should not cross on a circuit board. Figure 4.1 shows the connection between the MKY33 and BRAM. The user should have BRAM.



Fig. 4.1 BRAM Connection

Use on 8-bit wide SRAM with an access speed of 20 ns or faster as BRAM.

To connect BRAM, follow the following steps:

- (1) Fix the MS pin (pin 67) of the MKY33 at High.
- (2) Connect the MA0 to MA10 pins (pins 49, 51, 52, 54, 56, 57, 59, 65, 60, 58, 53) of the MKY33 to the A0 to A10 pins of the BRAM. If the memory capacity of the BRAM is large, there will be unused address input pins. Fix the unused pins at Low.
- (3) Connect the MD0 to MD7 pins (pins 47, 45, 41, 40, 44, 46, 48, 50) of the MKY33 to the D0 to D7 pins of the BRAM.
- (4) Connect the #MRD pin (pin 55) of the MKY33 to the RD pin of the BRAM.
- (5) Connect the #MWR pin (pin 66) of the MKY33 to the WR pin of the BRAM.
- (6) Fix the CS pin of the BRAM at Low. (The #MRD pin of the MKY33 is usually kept Low. The MKY33 changes the level of the #MRD pin to High to output Low-level write pulse signals from the #MWR pin only when the MKY33 writes data to the BRAM.)

## 4.2 Supplying Driving Clock and Hardware Reset Signal

This section describes how to supply a clock that drives the MKY33 and a hardware reset signal.

## 4.2.1 Supplying Driving Clock

Supply an oscillator-generated 48 MHz clock to the Xi pin (pin 75) of the MKY33 for driving clock in accordance with the following specifications. The MKY33 executes all operations using the clock signal supplied to the Xi pin. If a clock signal is not supplied, the user system program does not have read and write access to the MKY33 memory.

- (1) Usually supply a 48 MHz external clock. The upper frequency is 50 MHz, and the lower frequency is not provided.
- (2) Electrical characteristics of the Xi pin: VIH = min 3.5 V, VIL = max 1.5 V
- (3) Clock with a signal rise and fall time of 20 ns or less
- (4) Clock with a minimum Hi-level or Low-level time of 5 ns or more
- (5) Clock with jitter component of 500 ps or less
- (6) Frequency accuracy of 1000 ppm ( $\pm 0.1\%$ ) or better

## 4.2.2 Supplying Hardware Reset Signal

Caution

When a Low level signal is supplied to the #RST (ReSeT) pin (pin 39), the MKY33 is hardware-reset. If a period in which the Low-level signal has been supplied is less than "one clock", the signal is ignored to prevent malfunction. To reset the MKY33 completely, the #RST pin must be kept Low for "10 or more clock" while supplying a driving clock (Fig. 4.2). The #RST pin is connected to an internal Schmitt-type input buffer, so a constant-rise-time circuit can be connected directly at power-on.



Fig. 4.2 Hardware Reset

Design the circuit so that a hardware reset is surely activated immediately after MKY33 power-on.

## 4.3 Connecting Network Interface

This section describes connection of a network interface (I/F). The network I/F of the MKY33 consists of the RXD1 pin (pin 70), RXD2 pin (pin 71), TXE pin (pin 69), and TXD pin (pin 68). The MKY33 has two receiving pins (RXD1 pin and RXD2 pin), so the user system, which uses the MKY33 as the center IC of the HLS, can build two types of network cables (Fig. 4.3).

## 4.3.1 Selecting Communication Mode Using FH Pin

When connecting the network I/F, select full-duplex or half-duplex mode using the FH pin (pin 72). When full-duplex mode selected, set the FH pin High and when half-duplex mode selected, set the FH pin Low. When connecting the TRX (driver/receiver) to the network I/F, conform to this setting.



The setting of the FH pin is one of the elements determining scan time. Do not change the level of the FH pin during scanning.

## 4.3.2 RXD1 and RXD2 Pins and Two Types of Network

In the MKY33, a response packet (RP) from the satellite IC is input to the RXD1 pin or RXD2 pin. Connect the TRX so that a serial pattern signal for the RP transmitted from the satellite IC will be input to the RXD1 pin or the RXD2 pin. The RXD1 pin or the RXD2 pin is pulled up in the MKY33. When the user system uses a single network, leave either the RXD1 pin or the RXD2 pin open or connect it to VDD or GND.



In half-duplex mode, the signal output from the TXD pin of the MKY33 may be input directly to the RXD1 pin or the RXD2 pin while the MKY33 is transmitting a command packet (CP). The MKY33 is designed not to input data when the TXE pin is High when operated in half-duplex mode, so there is no problem.

## 4.3.3 Connecting TXE Pin and TXD Pin

In the MKY33, the TXD pin outputs a serial pattern signal for a command packet (CP) transmitted to the satellite IC. If the MKY33 is set to full-duplex mode, the TXE pin is always High. If the MKY33 is set to half-duplex mode, the TXE pin is High only while the TXD pin outputs the serial pattern signal for the CP to the satellite IC. The TXD pin alternately outputs High and Low levels with a time width of " $2 \times TBPS$ " while it does not output the serial pattern signal for the CP to the satellite IC.

Design the TRX connected to the MKY33 so that the enable pin of the TRX driver is activated when the TXE pin is High, thereby enabling the serial pattern signal for the command packet (CP) output from the TXD pin to be transmitted to the network. This applies to both types of network to the MKY33.

## 4.3.4 Recommended Network Connection

Figure 4.3 shows the recommended network connection. The TRX consists of an RS485-based driver/ receiver (LSI driven at 5.0 V) and pulse transformer. Recommended network cables include Ethernet LAN cables (10BASE-T, Category 3 or higher) and shielded network cables. When operating the HLS, full-duplex mode requires two twisted-pair cables, and half-duplex requires one twisted-pair cable.





Fig. 4.3 Recommended Network Connection

Reference

Background information to help build network cable is described in *"Hi-speed Link System Technical Guide"*. For more information about how to select components or to get recommended components, visit our Web site at www.steptechnica.com/.

## 4.3.5 Setting Baud Rate

The MKY33 baud rate is determined by the settings of the BPS0 pin (pin 76) and BPS1 pin (pin 77). Figure 4.4 shows the baud rates corresponding to the settings.

When both the BPS0 and BPS1 pins are kept Low, the baud rate is "1/4" of the clock frequency supplied to the EXC pin (pin 78). (For example, when the clock frequency supplied to the EXC pin is 5 MHz, the baud rate is 1.25 Mbps.) The maximum clock frequency that can be supplied to the EXC pin is 12.5 MHz with a duty ratio ranging from 40% to 60% (when Xi = 50 MHz). When not supplying a clock frequency to the EXC pin, leave the EXC pin open or connect it to VDD or GND because the EXC pin is connected pull-up resistor internally.



Fig. 4.4 Setting of Baud Rate by BPS0 and BPS1 Pins

## 4.4 Connecting User Bus

This section describes how to connect the user CPU and access time necessary for access to the MKY33 from the user system program. In this section, the bus signals such as address and data including control signals such as chip select (CS), read (RD) and write (WR) output directly from the user CPU, are collectively called the "user bus". Signals traveling via a bus driver or bus controller are also called the user bus.

## 4.4.1 Data Storage Method

All the registers of the MKY33 are aligned on 2-byte boundaries to optimize word access with the 16-bit bus.

When using byte access with the 16-bit bus, register addresses vary depending on the endian of the user bus. Figure 4.5 shows an example of reading the same register with a big-endian user bus and a little-endian user bus. When the MKY33 is connected with the 16-bit bus, StepTechnica recommends word access be used to access, except that the user system program uses byte access after it identifies differences between register addresses.



Fig. 4.5 Differences between Addresses for Byte Access Depending on Endian

## 4.4.2 Function of #SWAP Pin

When connecting an 8-bit user bus, the MKY33 has a function (#SWAP pin) to absorb the above address differences.

When the #SWAP pin is Low, the MKY33 inverts a signal level input to the A0 pin internally recognizes the level. When the #SWAP pin is Low and an 8-bit and big-endian user bus indicates address 000H, the MKY33 recognizes "address 001H". When the user bus indicates address 001H, the MKY33 recognizes it "address 000H". The #SWAP pin allows the MKY33 to identify the address signal A0 of the big-endian user bus with that of the little-endian user bus.



When using byte access in the MKY33 connected with a 16-bit user bus, the #SWAP pin doesn't function due to a logic circuit, i.e. it cannot absorb the address differences caused by endian (This is because the significance of the address signal A0). In the MKY33 connected with a 16-bit bus, StepTechnica recommends word access be used to access.

### 4.4.3 Connection to 8-bit User Bus

This section describes how to connect the MKY33 to an 8-bit user bus (Fig. 4.6).

- (1) Set the WB pin (pin 74) of the MKY33 Low level.
- (2) Connect address signals A0 to A10 of the user bus to the UA0 to UA10 pins (pins 2 to 12) of the MKY33.
- (3) For a big-endian user bus, keep the #SWAP pin (pin 36) Low level; for a little-endian user bus, set the #SWAP (pin 36) pin High (or leave it open).
- (4) Connect data signals D0 to D7 of the user bus to the UD0 to UD7 pins (pins 13 to 16 and pins 23 to 26) of the MKY33. Since the UD8 to UD15 pins (pins 17 to 20 and pins 27 to 30) of the MKY33 are unused input/output pins, connect a pull-up or a pull-down resistor of about 47 k $\Omega$  to these pins or connect to VDD or GND to prevent these pins from being input undefined levels.
- (5) Connect the RD signal and the WR signal of the user bus to the #URD pin (pin 33) and the #UWR pin (pin 34) of the MKY33, respectively. When the #UCS pin (pin 32) of the MKY33 is Low, the RD signal and WR signal of the user bus are activated.
- (6) Connect a signal that is generated in the user bus to determine the memory allocation of the MKY33, to the #UCS pin (pin 32) of the MKY33. The #UCS input pin is activated when it is Low. The area from memory addresses 000H to 4FFH of the MKY33 is occupied by the MKY33. Even if the #UCS pin is Low, the unoccupied area from memory addresses 500H to 7FFH is not accessed in the same way as when the #UCS pin is High.



Fig. 4.6 Connection to 8-bit User Bus

### 4.4.4 Connection to 16-bit User Bus

This section describes how to connect the MKY33 to a 16-bit user bus (Fig. 4.7).

- (1) Fix the WB pin (pin 74) of the MKY33 at High level (or leave it open).
- (2) Connect address signals A1 to A10 of the user bus to the UA1 to UA10 pins (pins 3 to 12) of the MKY33. The UA0 pin (pin 2) of the MKY33 is not used. The A0 pin is an input pin, and so connect a pull-up or pull-down resistor of about 47 k $\Omega$  to the A0 pin or connect to VDD or GND, or to the address signal A0 of the user bus to prevent the A0 pin from being input an undefined level.
- (3) The #SWAP pin (pin 36) of the MKY33 does not function in the MKY33 connected with 16-bit user bus. It is an internally pulled-up input pin, so leave the #SWAP pin open or connect it to VDD.
- (4) Connect data signals D0 to D15 of the user bus to the UD0 to UD15 pins (pins 13 to 20, pins 23 to 30) of the MKY33.
- (5) Connect the RD signal of the user bus to the #URD pin (pin 33) of the MKY33, the WR signal to the #UWR pin (pin 34). When the #CS pin (pin 32) of the MKY33 is Low, the RD and WR signals of the user bus are activated.
- (6) Connect a signal that the user bus generates to determine the memory allocation of the MKY33, to the #UCS pin (pin 32) of the MKY33. The #UCS input pin is activated when it is Low. The area from memory addresses 000H to 4FFH of the MKY33 is occupied by the MKY33. Even if the #UCS pin is Low, the unoccupied area from memory addresses 500H to 7FFH is not accessed in the same way as when the #UCS pin is High.



Fig. 4.7 Connection to 16-bit User Bus

## 4.4.5 Recognition of Access

The conditions for recognizing that the MKY33 is accessed from the user CPU are as follows:

(1) Read: When both #UCS pin and #URD pin Low

For example, when only the #URD pin is Low, read access is not started and data is not output to the data bus.

#### (2) Write: When both #UCS pin and #UWR pin Low

For example, when both the #UCS pin and #UWR pin are Low and only the #UCS pin goes High, write access is assumed to have been terminated, and data on the data bus is input.

When the MKY33 recognizes the read and write accesses in (1) and (2) above, the ACK pin (pin 35) of the MKY33 changes from High to Low. The ACK pin changes from Low to High when the access from the user bus finishes (Fig. 4.8). The access from the user bus must be continued until the output signal of this ACK pin changes from Low to High.



Fig. 4.8 Output Signal of ACK Pin

Reference

The signal output from the ACK pin can be used as a wait request signal for access to the MKY33 from the user CPU.

#### 4.4.6 Access Time

The time for access to the MKY33 memory from the user bus can be fixed or variable. This section details the access time, referring to the access processing and internal workings of the MKY33. A time (such as "450 ns") defined in this section is explained, assuming that "48 MHz" clock is supplied to the Xi pin of the MKY33 for driving clock.

#### 4.4.6.1 Dynamic Arbiter in MKY33

The MKY33 does not have internal memory. Therefore, the buffer RAM (BRAM) described in *"4.1 Connecting Buffer RAM"* must be placed near the MKY33. When the user bus accesses the MKY33 memory, the MKY33 mediates access to BRAM (Fig. 4.9).

The bus-arbiter that selects access rights to the BRAM in the MKY33 operates as follows:

- (1) The bus-arbiter usually selects the communication system (Fig. 4.10 (1)).
- (2) The bus-arbiter selects the user bus when it recognizes access from the user bus (Fig. 4.10 (2)).



CHNICA CO., LTD.

Fig. 4.9 MKY33 Dynamic Arbiter

- (3) When the bus-arbiter recognizes access from the user bus during access from the communication system, the bus-arbiter cannot select the user bus until access from the communication system is completed (Fig. 4.10 (3)).
- (4) When the communication system requests access during access from the user bus, the communication system cannot get bus-arbitration until access from the user bus is completed (Fig. 4.10 (4)).

As described above, the MKY33 "reads data transmitted to the satellite IC from the BRAM" or "writes data got from the satellite IC to the BRAM", which is required for scanning, during a gap when the user bus is not accessing the MKY33. The "dynamic arbiter" consists of the bus selecting circuit on the MKY33 and communication system.



Fig. 4.10 Operation of Bus-Arbiter

#### 4.4.6.2 Enable Control of Dynamic Arbiter

The MKY33 has the #DAE (Dynamic Arbiter Enable) pin (pin 37) and #DAEA (Dynamic Arbiter Enable Automatic) pin (pin 38) as input pins for enable control of the dynamic arbiter. Processing the #DAE and #DAEA pins allows the user system to operate the dynamic arbiter. Therefore, the time for the user bus to access the MKY33 varies depending on the processing of these pins.

#### 4.4.6.3 Fixing Access Time

If the #DAE pin of the MKY33 is kept Low and its #DAEA pin High, the dynamic arbiter is always enabled. In this case, the access time of the user bus is fixed at the longest time as described in step (3) in **"4.4.6.1 Dynamic Arbiter in MKY33"** (Fig. 4.11). And, if the access from the user bus is recognized during access from the communication system, the user bus selection is kept waiting until access from the communication system is completed.



Fig. 4.11 Concept of Access Time by Fixed-time Method

Table 4-1 indicates the access times by fixed-time method. TRO (max.) is the time required for the MKY33 to finish outputting data during a read operation. TWP (min.) is the "minimum time for which access must be continued" required during a write operation.

| Symbol | Conditions (Xi = 48 MHz)               | Min. | Max. | Unit |
|--------|----------------------------------------|------|------|------|
| Tro    | 8-bit wide connection (WB pin = Low)   |      | 540  | ns   |
| Tro    | 16-bit wide connection (WB pin = High) |      | 570  | ns   |
| Twp    | 8-bit wide connection (WB pin = Low)   | 540  |      | ns   |
| TWP    | 16-bit wide connection (WB pin = High) | 570  |      | ns   |

|--|

#### 4.4.6.4 Speeding Up Access Time

Access time can be speeded up (reduced) by keeping the #DAEA pin of the MKY33 High and supplying a "appropriate signal generated to the user bus by the signal output from the user CPU" to the #DAE pin, for the following reasons:

- (1) The MKY33 recognizes the High-level input of the #DAE pin as access from the user bus.
- (2) The MKY33 requires "450 ns" to read data transmitted to the satellite IC from the BRAM or to write data received from the satellite IC to the BRAM, which is required for scanning.
- (3) By keeping the #DAE pin High for "450 ns" before the user bus accesses the MKY33, the access time of the user bus becomes shorter (state shown in Fig. 4.10 (2)) as shown in Table 4-2.

If the time for the #DAE pin to be kept High immediately before access is less than "450 ns", the value obtained from addition of this time shortage to the time in Table 4-2 is the access time. Therefore, note that access time changes when a "signal generated to the user bus by the signal output from the user CPU", which is supplied to the #DAE pin, changes.

| Symbol | Conditions (Xi = 48 MHz)               | Min. | Max. | Unit |
|--------|----------------------------------------|------|------|------|
| Tro    | 8-bit wide connection (WB pin = Low)   |      | 90   | ns   |
| Tro    | 16-bit wide connection (WB pin = High) |      | 120  | ns   |
| TWP    | 8-bit wide connection (WB pin = Low)   | 90   |      | ns   |
| Twp    | 16-bit wide connection (WB pin = High) | 120  |      | ns   |

 Table 4-2 Access Time when Keeping #DAE Pin High 450 ns Earlier

#### 4.4.6.5 Details of Signal Supplied to #DAE Pin and Maximum Allowable Access Time

"The time for a signal supplied to the #DAE pin to be kept High and the time for access from the user bus" and "the time obtained from addition of both (duration of the High level and the access time) at access from the user bus following the High level of the #DAE pin" described in *"4.4.6.4 Speeding Up Access Time"* are limited as shown in Table 4-3. If the time limit is exceeded, the MKY33 can neither read data transmitted to the satellite IC from the BRAM nor write data received from the satellite IC to the BRAM, which are required for the scanning, and the scanning pauses until the next gap occurs. The minimum time at Low level of the #DAE pin when the MKY33 recognizes that the dynamic arbiter is enabled is "100 ns".

| Baud rate | Full duplex | Half duplex | Unit |
|-----------|-------------|-------------|------|
| 12 Mbps   | 15.2        | 29.5        | μs   |
| 6 Mbps    | 30.4        | 59.0        | μs   |
| 3 Mbps    | 60.7        | 118         | μs   |
| EXC       | 182 × TBPS  | 354 × TBPS  | s    |

Table 4-3 Allowable Time Obtained from Addition of High LevelTime of #DAE Pin to Access Time

#### 4.4.6.6 Example of Signal Supplied to #DAE Pin

A "appropriate signal generated to the user bus by the signal output from the user CPU", which is supplied to the #DAE pin, is "usually Low and goes High "450 ns" earlier immediately before the user bus accesses the MKY33". In addition, the signal must not exceed the allowable time shown in Table 4-3, including the time for the user bus to access the MKY33. To generate such a signal by a signal output from the user CPU, the following signal may be used, which "goes High while the user CPU accesses memory space other than the MKY33".

- (1) For example, the M1 signal or REF signal of the Z80 when the user CPU is the Z80-CPU (Fig. 4.12).
- (2) For example, a status signal indicating that the user bus accesses devices other than the MKY33 (such as ROM containing frequently-accessed programs).



Fig. 4.12 Usage Example of #DAE Pin



The signal that goes Low while the user bus accesses memory space other than the MKY33 depends on the user system. The user should prepare circuits to generate appropriate signals.

#### 4.4.6.7 Use of #DAEA Pin

Figure 4.13 shows an internal equivalent circuit with which the #DAEA pin (pin 38) of the MKY33 is associated. This circuit produces the same effect as when the #DAE pin is Low when the following conditions are established:

- (1) The input signal of the #DAEA pin is Low.
- (2) The input signal of the #UCS pin is High.
- (3) The input signal of the #URD pin or #UWR pin is Low.



Fig. 4.13 DAEA Equivalent Circuit in MKY33

Figure 4.14 shows a usage example of the #DAEA pin. Keeping the #DAE pin High and the #DAEA Low causes this circuit to operate as if the #DAE pin goes Low when the user bus accesses devices other than the MKY33. Using the #DAEA pin can reduce the logic gate components shown by the dotted lines in Figure 4.14.



Fig. 4.14 Usage Example of #DAEA Pin

### 4.4.7 Cautions for Connecting User Bus

This section describes the precautions for connecting the user bus to the MKY33.

#### 4.4.7.1 Maintaining End of Access

The MKY33 has the dynamic arbiter described in "4.4.6.1 Dynamic Arbiter in MKY33". To operate the dynamic arbiter correctly, the end of the access must be maintained. Therefore, a non-access period of about "43 ns" is required after one access to the MKY33 finishes (Fig. 4.15). This is not a major problem for connecting to a commonly-used user bus. However, take this into consideration when designing the user system so that the MKY33 is accessed only in the logic circuit without using the CPU.



Fig. 4.15 Maintaining End of Access

#### 4.4.7.2 Word Access when Connecting 8-bit User Bus

When reading data consisting of more than 8 bits (9 bits or more) from word address of the Di area connected to the 8-bit user bus, two accesses occur. When the user system program makes two accesses and data in the word address of the Di area changes between the first and second accesses, data hazards may occur. This applies to the write operation.

The MKY33 "reads data transmitted to the satellite IC from the BRAM" and "writes data received from the satellite IC to the BRAM" in 16 bits according to the scanning. Therefore, when using the MKY33, pay attention to this data hazard. The methods to prevent the data hazard are shown below.

- Keep the #DAE pin High from the start to end of two accesses by using the #DAE pin as described in "4.4.6.4 Speeding Up Access Time" (, which prevents the BRAM from being updated according to the scanning).
- (2) The user system program should first recognize the scan timing using the SCANR or SCANW signals described in "4.5.1 Pins Indicating Scan Timing", and performs word access at the right time when the BRAM will not be updated according to the scanning.
- (3) If the user system program performs two word accesses and data on the two accesses watches, the data is determined to be correct.

## 4.5 Connection of MKY33 User-support Functions

This section describes the pin functions and connections required to use the MKY33 user-support functions that supports the user system.

## 4.5.1 Pins Indicating Scan Timing (SCANR and SCANW)

This section describes the functions of the SCANW (SCAN Write) pin (pin 80) and SCANR (SCAN Read) pin (pin 81). The MKY33 scans from the "Satellite Address (SA) = 1" up to Final Satellite (FS) address written to the SCR (System Control Register). The user system can recognize whether the MKY33 scans correctly by monitoring the SCANW pin and SCANR pin. It can also measure the time of a single scan.

At completion of reading data transmitted to the satellite IC at the FS from the BRAM, the SCANW pin outputs a pulse signal that goes High for " $2 \times TXI$ " (approx. 82 ns at Xi = 48 MHz). If the user system uses program that updates data in the Do area to be sent to the satellite IC at every scan, a rising-edge output from the SCANW pin can be used as an interrupt trigger to the user CPU. In this way, output signal of the SCANW pin indicates the write timing of data for updating (Fig. 4.16).

At completion of writing data received from the satellite IC at the FS to the BRAM, the SCANR pin outputs a pulse signal that goes High for "82 ns". If the user system uses program that gets data in the Di area sent from the satellite IC at every scan, a rising-edge output from the SCANR pin can be used as an interrupt trigger to the user CPU. In this way, output signal of the SCANR pin indicates the read timing of the latest data (Fig. 4.16).



Fig. 4.16 Signals Indicating Scan Timing

## 4.5.2 Output of CHK1 Pin

The MKY33 has a CHK1 (CHecK-1) pin (pin 82) that outputs a pulse signal that goes High for " $2 \times TxI$ " (approx. 82 ns at Xi = 48 MHz) when the RX-CHK1 bit of the control word becomes "1" from "0" (, that is, new nonresponse from the satellite IC occurs). Monitoring the signal of the CHK1 pin enables to detect the network or environment quality and the occurrence of a link error with the satellite IC. For details of the CHK1 pin going High, refer to **"2.4.3 Checking Network Quality"**.

Using the signal output from the CHK1 pin as an interrupt trigger to the user CPU allows the user system program to detect the occurrence of a new link error and to cope with the error. When not used, leave this pin open.

**Caution** The intervals when the CHK1 pin generates pulse signals may be reduced to "182 × TBPS". When using the output of the CHK1 pin as an interrupt trigger to the user CPU, even when the interrupt is triggered frequently, check the performance of the user CPU and capability of the user program.

## 4.5.3 Output of CHK2 Pin

The MKY33 has a CHK2 (CHecK-2) pin (pin 83) that outputs a pulse signal that goes High for " $2 \times TxI$ " (approx. 82 ns at Xi = 48 MHz) when the RX-CHK2 bit of the control word becomes "1" from "0" (, that is, when the MKY33 detects the satellite IC nonresponses occur). Monitoring the CHK2 pin signal enables to detect the satellite IC error. For details of the CHK2 pin going High, refer to "2.4.4 Detecting Terminal *Errors and Recognizing Poor Environment*".

Using a signal output from the CHK2 pin as an interrupt trigger to the user CPU allows the user system program to detect the occurrence of consecutive link errors and to cope with the errors. When not used, leave this pin open.

## Caution

The intervals when the CHK2 pin generates pulse signals may be reduced to " $182 \times TBPS$ ". When using the output of the CHK2 pin as an interrupt trigger to the user CPU, even when the interrupt is triggered frequently, check the performance of the user CPU and capability of the user program.

## 4.5.4 Output of DREQ Pin

The output of the DREQ (Data REQuest) pin (pin 79) goes High when it detects a request issued from the satellite IC. Monitoring the signal of the DREQ pin enables to detect a request (DREQ) issued from the satellite IC. A rising-edge of this signal can be used as an interrupt trigger to the user CPU. When the user system program wants to change the output level of the DREQ pin from High to Low, write 00H to the DREQR at address 480H of the MKY33 after clearing the DREQs of the control words corresponding to all satellite ICs.



For details of the DREQ, refer to "2.4.2.5 Detection of Request from Satellite IC".
 If 00H is written to address 480H of the MKY33 with the DREQs of all control words not cleared, the signal of the DREQ pin once goes Low and then goes High immediately.

## 4.6 Connection Example of MKY33

Figure 4.17 shows an example of the MKY33 connected to a 16-bit user bus. It shows the connection in both full- and half-duplex modes. The baud rate is 6 Mbps. The pins of user-support function are left open.



Fig. 4.17 Connection Example of MKY33

# Chapter 5 Ratings

This chapter describes the ratings of the MKY33.

| 5.1 | Electrical Ratings               | 5-3  |
|-----|----------------------------------|------|
| 5.2 | AC Characteristics               | 5-4  |
| 5.3 | Package Dimensions               | 5-15 |
| 5.4 | Recommended Soldering Conditions | 5-16 |
| 5.5 | Recommended Reflow Conditions    | 5-16 |

# Chapter 5 Ratings

This chapter describes the ratings of the MKY33.

## 5.1 Electrical Ratings

Table 5-1 lists the absolute maximum ratings of the MKY33.

| Table 5-1Absolute Maximum Ratings(Vss = 0 V)  |        |                 |      |  |  |
|-----------------------------------------------|--------|-----------------|------|--|--|
| Parameter                                     | Symbol | Rating          | Unit |  |  |
| Power supply voltage                          | Vdd    | -0.3 to +7.0    | V    |  |  |
| Input voltage                                 | Vi     | Vss-0.3 to +6.0 | V    |  |  |
| Output voltage                                | Vo     | Vss-0.3 to +6.0 | V    |  |  |
| Peak output current (Other than Type A and D) | lop    | Peak ±20        | mA   |  |  |
| Peak output current (Type A and D)            | lop    | Peak ±40        | mA   |  |  |
| Allowable power dissipation                   | PT     | 570             | mW   |  |  |
| Operating temperature                         | Topr   | -40 to +85      | °C   |  |  |
| Storage temperature                           | Tstg   | -65 to +150     | °C   |  |  |

Table 5-2 lists the electrical ratings of the MKY33.

Table 5-2 Electrical Ratings

(TA = 25°C Vss = 0 V)

| Parameter                      | Symbol | Conditions                                            | Min. | Тур. | Max. | Unit |
|--------------------------------|--------|-------------------------------------------------------|------|------|------|------|
| Operating power supply voltage | Vdd    |                                                       | 4.5  | 5.0  | 5.5  | V    |
| Mean operating current         | VddA   | Vi = V <sub>DD</sub> or Vss<br>f = 50 MHz output open |      | 40   | 80   | mA   |
| External input frequency       | Fclk   | Input to Xi pin                                       |      | 48   | 50   | MHz  |
| Input pin capacitance          | Ci     |                                                       |      | 7    | 15   | pF   |
| Output pin capacitance         | Co     | VDD = Vi = 0 V<br>f = 1 MHz TA = 25°C                 | -    | 7    | 15   | pF   |
| I/O pin capacitance            | Ci/o   |                                                       |      | 7    | 15   | pF   |
| Rise/fall time of input signal | TIRF   |                                                       |      |      | 100  | ns   |
| Rise/fall time of input signal | TIRF   | Schmitt trigger input                                 |      |      | 50   | ms   |

## **5.2 AC Characteristics**

Table 5-3 lists the measurement conditions for AC characteristics of the MKY33.

 Table 5-3 AC Characteristics Measurement Conditions

| Symbol | Name                    | Value | Unit |
|--------|-------------------------|-------|------|
| COL    | Output load capacitance | 85    | pF   |
| Vdd    | Power supply voltage    | 5.0   | V    |
| TA     | Temperature             | 25    | °C   |

## 5.2.1 Clock and Reset Timing



| Symbol | Name                         | Min.            | Тур.          | Max. | Unit |
|--------|------------------------------|-----------------|---------------|------|------|
| Тхі    | Clock period width           | 20              | 20.83 (48 Hz) |      | ns   |
| Тхін   | Clock High level width       | 5               | ≈10.4         |      | ns   |
| Txil   | Clock Low level width        | 5               | ≈10.4         |      | ns   |
| TRST   | Reset enable Low level width | $10 \times TxI$ |               |      | ns   |
### 5.2.2 Baud Rate Timing



| Symbol | Baud rate                | Short pulse width of sending signal | Unit |
|--------|--------------------------|-------------------------------------|------|
| TBPS   | 12 Mbps<br>(Xi = 48 MHz) | ≈83.33±5                            | ns   |
|        | 6 Mbps<br>(Xi = 48 MHz)  | ≈166.67±5                           | ns   |
|        | 3 Mbps<br>(Xi = 48 MHz)  | ≈333.33±5                           | ns   |

| Symbol | Name                                 | Min.              | Тур.                     | Max.                                   | Remarks                                  |
|--------|--------------------------------------|-------------------|--------------------------|----------------------------------------|------------------------------------------|
| Ттхен  | Period in which TXE<br>pin goes High | (142 × TBPS) -5ns | $142 \times \text{TBPS}$ | $(142 \times \text{TBPS}) +5\text{ns}$ | Always High when<br>full duplex selected |
| TRNW   | Short pulse width of<br>input signal | 0.51 × TBPS       | 1.0 × TBPS               | 1.49 × TBPS                            | Allowable pulse width as RZ signal       |
| Trww   | Long pulse width of<br>input signal  | 1.51 × TBPS       | 2.0 × TBPS               | 2.49 × TBPS                            | Allowable pulse width as RZ signal       |

# 5.2.3 External Baud Rate Clock (EXC) Timing

| Symbol | Name                                         | Min.      | Max. | Unit |
|--------|----------------------------------------------|-----------|------|------|
| Texc   | External baud rate clock<br>period width     | 4 × Txı   |      | ns   |
| Техсн  | External baud rate clock High<br>level width | 1.5 × Txi |      | ns   |
| TEXCL  | External baud rate clock Low<br>level width  | 1.5 × TXI |      | ns   |



#### 5.2.4 Access Timing without DAE Control when Connecting 16-bit Bus

This section describes the access timing without DAE control when connecting a 16-bit bus.

### 5.2.4.1 Read Timing (without DAE control when connecting 16-bit bus)



| Symbol | Name                             | Min.        | Max.                                                 | Unit |
|--------|----------------------------------|-------------|------------------------------------------------------|------|
| TBCS   | Bus change setup                 | 50          |                                                      | ns   |
| Твсн   | Bus change hold                  | 0           |                                                      | ns   |
| TDAES  | DAE Setup                        | 100         |                                                      | ns   |
| TDAED  | DAE delay                        | 30          |                                                      | ns   |
| TADS   | Address setup                    | 0           |                                                      | ns   |
| Tadh   | Address hold                     | 0           |                                                      | ns   |
| ΤΑΑ    | Access to access                 | 2 	imes TxI |                                                      | ns   |
| Tra    | Read access                      | Таск        | $182 \times TBPS (Full)$<br>$354 \times TBPS (Half)$ | ns   |
| Tro    | Read to out (bus drive)          | 20          |                                                      | ns   |
| Trd    | Read to data (valid data output) | 120         | 570                                                  | ns   |
| Trh    | Read data hold                   | 3           |                                                      | ns   |
| Tbr    | Bus release                      |             | 25                                                   | ns   |
| Tad    | Acknowledge delay                |             | 25                                                   | ns   |
| Таск   | Acknowledge enable               |             | 595                                                  | ns   |
| Тоа    | Acknowledge margin               | 25          |                                                      | ns   |



#### 5.2.4.2 Write Timing (without DAE control when connecting 16-bit bus)



| Symbol | Name               | Min.    | Max.                                                 | Unit |
|--------|--------------------|---------|------------------------------------------------------|------|
| TBCS   | Bus change setup   | 50      |                                                      | ns   |
| Твсн   | Bus change hold    | 0       |                                                      | ns   |
| TDAES  | DAE Setup          | 100     |                                                      | ns   |
| TDAED  | DAE delay          | 30      |                                                      | ns   |
| TADS   | Address setup      | 0       |                                                      | ns   |
| TADH   | Address hold       | 0       |                                                      | ns   |
| ΤΑΑ    | Access to access   | 2 × TXI |                                                      | ns   |
| Twa    | Write access       | Таск    | $182 \times TBPS (Full)$<br>$354 \times TBPS (Half)$ | ns   |
| Tws    | Write data setup   | 5       |                                                      | ns   |
| Тwн    | Write data hold    | 0       |                                                      | ns   |
| TAD    | Acknowledge delay  |         | 25                                                   | ns   |
| Таск   | Acknowledge enable |         | 570                                                  | ns   |

#### 5.2.5 Access Timing with DAE Control when Connecting 16-bit Bus

This section describes the access timing with DAE control when connecting the 16-bit bus.



#### 5.2.5.1 Read Timing (with DAE control when connecting 16-bit bus)

| Symbol | Name                             | Min.    | Max.                                                               | Unit |
|--------|----------------------------------|---------|--------------------------------------------------------------------|------|
| TBCS   | Bus change setup                 | 50      |                                                                    | ns   |
| Твсн   | Bus change hold                  | 0       |                                                                    | ns   |
| TDAES  | DAE Setup                        | 450     |                                                                    | ns   |
| TDAED  | DAE delay                        | 30      |                                                                    | ns   |
| TADS   | Address setup                    | 0       |                                                                    | ns   |
| Tadh   | Address hold                     | 0       |                                                                    | ns   |
| ΤΑΑ    | Access to access                 | 2 × Txı |                                                                    | ns   |
| Tiad   | Internal access disable          |         | $182 \times \text{TBPS}$ (Full)<br>$354 \times \text{TBPS}$ (Half) | ns   |
| TRA    | Read access                      | 120     |                                                                    | ns   |
| Tro    | Read to out (bus drive)          | 20      |                                                                    | ns   |
| Trd    | Read to data (valid data output) |         | 120                                                                | ns   |
| TRH    | Read data hold                   | 3       |                                                                    | ns   |
| Tbr    | Bus release                      |         | 25                                                                 | ns   |
| Tad    | Acknowledge delay                |         | 25                                                                 | ns   |
| Таск   | Acknowledge enable               |         | 145                                                                | ns   |
| Тоа    | Acknowledge margin               | 25      |                                                                    | ns   |

#### 5.2.5.2 Write Timing (with DAE control when connecting 16-bit bus)



| Symbol | Name                    | Min.    | Max.                                                 | Unit |
|--------|-------------------------|---------|------------------------------------------------------|------|
| TBCS   | Bus change setup        | 100     |                                                      | ns   |
| Твсн   | Bus change hold         | 0       |                                                      | ns   |
| TDAES  | DAE Setup               | 450     |                                                      | ns   |
| TDAED  | DAE delay               | 30      |                                                      | ns   |
| TADS   | Address setup           | 0       |                                                      | ns   |
| TADH   | Address hold            | 0       |                                                      | ns   |
| ΤΑΑ    | Access to access        | 2 × Txi |                                                      | ns   |
| TIAD   | Internal access disable |         | $182 \times TBPS$ (Full)<br>$354 \times TBPS$ (Half) | ns   |
| TWA    | Write access            | 120     |                                                      | ns   |
| Tws    | Write data setup        | 5       |                                                      | ns   |
| Тwн    | Write data hold         | 0       |                                                      | ns   |
| TAD    | Acknowledge delay       |         | 25                                                   | ns   |
| Таск   | Acknowledge enable      |         | 140                                                  | ns   |

#### 5.2.6 Access Timing without DAE Control when Connecting 8-bit Bus

This section describes the access timing without DAE control when connecting a 8-bit bus.



#### 5.2.6.1 Read Timing (without DAE control when connecting 8-bit bus)

| Symbol | Name                             | Min.    | Max.                                                               | Unit |
|--------|----------------------------------|---------|--------------------------------------------------------------------|------|
| TBCS   | Bus change setup                 | 50      |                                                                    | ns   |
| Твсн   | Bus change hold                  | 0       |                                                                    | ns   |
| TDAES  | DAE Setup                        | 100     |                                                                    | ns   |
| TDAED  | DAE delay                        | 30      |                                                                    | ns   |
| TADS   | Address setup                    | 0       |                                                                    | ns   |
| Tadh   | Address hold                     | 0       |                                                                    | ns   |
| ΤΑΑ    | Access to access                 | 2 × TXI |                                                                    | ns   |
| Tra    | Read access                      | Таск    | $182 \times \text{TBPS}$ (Full)<br>$354 \times \text{TBPS}$ (Half) | ns   |
| Tro    | Read to out (bus drive)          | 20      |                                                                    | ns   |
| Trd    | Read to data (valid data output) | 90      | 540                                                                | ns   |
| TRH    | Read data hold                   | 3       |                                                                    | ns   |
| TBR    | Bus release                      |         | 25                                                                 | ns   |
| TAD    | Acknowledge delay                |         | 25                                                                 | ns   |
| Таск   | Acknowledge enable               |         | 565                                                                | ns   |
| Тоа    | Acknowledge margin               | 25      |                                                                    | ns   |



#### 5.2.6.2 Write Timing (without DAE control when connecting 8-bit bus)



| Symbol | Name               | Min.    | Max.                                                 | Unit |
|--------|--------------------|---------|------------------------------------------------------|------|
| TBCS   | Bus change setup   | 50      |                                                      | ns   |
| Твсн   | Bus change hold    | 0       |                                                      | ns   |
| TDAES  | DAE Setup          | 100     |                                                      | ns   |
| TDAED  | DAE delay          | 30      |                                                      | ns   |
| TADS   | Address setup      | 0       |                                                      | ns   |
| TADH   | Address hold       | 0       |                                                      | ns   |
| ΤΑΑ    | Access to access   | 2 × Txı |                                                      | ns   |
| Twa    | Write access       | Таск    | $182 \times TBPS (Full)$<br>$354 \times TBPS (Half)$ | ns   |
| Tws    | Write data setup   | 5       |                                                      | ns   |
| Тwн    | Write data hold    | 0       |                                                      | ns   |
| TAD    | Acknowledge delay  |         | 25                                                   | ns   |
| Таск   | Acknowledge enable |         | 540                                                  | ns   |

#### 5.2.7 Access Timing with DAE Control when Connecting 8-bit Bus

This section describes the access timing with DAE control when connecting the 8-bit bus.



#### 5.2.7.1 Read Timing (with DAE control when connecting 8-bit bus)

| Symbol | Name                             | Min.    | Max.                                                               | Unit |
|--------|----------------------------------|---------|--------------------------------------------------------------------|------|
| TBCS   | Bus change setup                 | 50      |                                                                    | ns   |
| Твсн   | Bus change hold                  | 0       |                                                                    | ns   |
| TDAES  | DAE Setup                        | 450     |                                                                    | ns   |
| TDAED  | DAE delay                        | 30      |                                                                    | ns   |
| TADS   | Address setup                    | 0       |                                                                    | ns   |
| Tadh   | Address hold                     | 0       |                                                                    | ns   |
| ΤΑΑ    | Access to access                 | 2 × Txi |                                                                    | ns   |
| Tiad   | Internal access disable          |         | $182 \times \text{TBPS}$ (Full)<br>$354 \times \text{TBPS}$ (Half) | ns   |
| Tra    | Read access                      | 90      |                                                                    | ns   |
| Tro    | Read to out (bus drive)          | 20      |                                                                    | ns   |
| Trd    | Read to data (valid data output) |         | 90                                                                 | ns   |
| TRH    | Read data hold                   | 3       |                                                                    | ns   |
| Tbr    | Bus release                      |         | 25                                                                 | ns   |
| Tad    | Acknowledge delay                |         | 25                                                                 | ns   |
| Таск   | Acknowledge enable               |         | 115                                                                | ns   |
| Тоа    | Acknowledge margin               | 25      |                                                                    | ns   |





| Symbol | Name                    | Min.    | Max.                                                 | Unit |
|--------|-------------------------|---------|------------------------------------------------------|------|
| TBCS   | Bus change setup        | 100     |                                                      | ns   |
| Твсн   | Bus change hold         | 0       |                                                      | ns   |
| TDAES  | DAE Setup               | 450     |                                                      | ns   |
| TDAED  | DAE delay               | 30      |                                                      | ns   |
| TADS   | Address setup           | 0       |                                                      | ns   |
| TADH   | Address hold            | 0       |                                                      | ns   |
| ΤΑΑ    | Access to access        | 2 × Txı |                                                      | ns   |
| TIAD   | Internal access disable |         | $182 \times TBPS (Full)$<br>$354 \times TBPS (Half)$ | ns   |
| Twa    | Write access            | 90      |                                                      | ns   |
| Tws    | Write data setup        | 5       |                                                      | ns   |
| Тwн    | Write data hold         | 0       |                                                      | ns   |
| TAD    | Acknowledge delay       |         | 25                                                   | ns   |
| Таск   | Acknowledge enable      |         | 110                                                  | ns   |

#### 5.2.8 Buffer RAM Access Timing

(Xi = 48 MHz)



| Symbol | Name               | Min. | Max. | Unit |
|--------|--------------------|------|------|------|
| TMAR   | Memory read access | 20   |      | ns   |
| TMRW   | Read to write      | 20   |      | ns   |
| TMWR   | Write to read      | 20   |      | ns   |
| TMWP   | Write pulse        | 20   |      | ns   |
| Тмѕ    | Address data setup | 10   |      | ns   |
| Тмн    | Address data hold  | 10   |      | ns   |

#### 5.2.9 Output Timing of CHK1, CHK2, SCANR, and SCANW



| Symbol | Name                      | Min.                                                               | Тур.                                                                                 | Max.          | Unit |
|--------|---------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------|------|
| Ttrg   | High-level pulse<br>width | (2 × Txı) - 3                                                      | 2 × Txı                                                                              | (2 × Txi) + 3 | ns   |
| TPTP1  | Pulse to pulse 1          | 4 × Txi                                                            |                                                                                      |               | ns   |
| Тртр2  | Pulse to pulse 2          | $364 \times \text{TBPS}$ (Full)<br>$354 \times \text{TBPS}$ (Half) | $364 \times TBPS \times (FS\pm1)$ (Full)<br>$354 \times TBPS \times (FS\pm1)$ (Half) |               | ns   |

# 5.3 Package Dimensions



Reference

The current release of MKY33 package is "MKY33A", indicating a bug-fixed, improved version from the released product in earlier stages of development.

### 5.4 Recommended Soldering Conditions

| Parameter                        | Symbol | Reflow     | Manual soldering iron Temp. |  |  |
|----------------------------------|--------|------------|-----------------------------|--|--|
| Peak temperature (resin surface) | Тр     | 260°C max. | 350°C max.                  |  |  |
| Peak temperature holding time    | tp     | 10 s max.  | 3 s max.                    |  |  |

**Caution** (1) Product storage conditions: TA = 30°C max., RH = 70% for prevention of moisture absorption

- (2) Manual soldering: Temperature of the tip of soldering iron 350°C, 3 s max. (Device lead temperature 270°C, 10 s max.)
- (3) Reflow: Twice max.
- (4) Flux: Non-chlorine flux (should be cleaned sufficiently)
- (5) Ultrasonic cleaning: Depending on frequencies and circuit board shapes, ultrasonic cleaning may cause resonance, affecting lead strength

### 5.5 Recommended Reflow Conditions



| Parameter                    | Symbol | Value             |
|------------------------------|--------|-------------------|
| Pre-heat (time)              | t1     | 60 to 120/s       |
| Pre-heat (temperature)       | T1     | 150 to 180°C      |
| Temperature rise rate        | а      | 2°C to 5°C/s      |
| Peak condition (time)        | tp     | 10 $\pm$ 3 s max. |
| Peak condition (temperature) | Тр     | 255 + 5°C         |
| Cooling rate                 | b      | 2 to 5°C/s        |
| High temperature area        | tw     | 220°C, 60 s max.  |
| Removal temperature          | T2     | <u>≤</u> 100°C    |



The recommended conditions apply to hot-air reflow or infrared reflow. Temperature indicates resin surface temperature of the package.

# Appendix

| Appendix 1 | Memory Address Map List | Арр-3 |
|------------|-------------------------|-------|
| Appendix 2 | Scan Time Table         | Арр-4 |

# Appendix

# Appendix 1 Memory Address Map List

Appendix Table 1 List of MKY33 Memory Addresses Corresponding to Satellite Addresses (SA) and Commands

| SA       | Control | Do  | Di  | C1  | C2  | C3  | C4  | C5  | C6  | C7  |
|----------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1 (01н)  | 002     | 082 | 102 | 182 | 202 | 282 | 302 | 382 | 402 | 482 |
| 2 (02H)  | 004     | 084 | 104 | 184 | 204 | 284 | 304 | 384 | 404 | 484 |
| 3 (03н)  | 006     | 086 | 106 | 186 | 206 | 286 | 306 | 386 | 406 | 486 |
| 4 (04H)  | 008     | 088 | 108 | 188 | 208 | 288 | 308 | 388 | 408 | 488 |
| 5 (05н)  | 00A     | 08A | 10A | 18A | 20A | 28A | 30A | 38A | 40A | 48A |
| 6 (06н)  | 00C     | 08C | 10C | 18C | 20C | 28C | 30C | 38C | 40C | 48C |
| 7 (07н)  | 00E     | 08E | 10E | 18E | 20E | 28E | 30E | 38E | 40E | 48E |
| 8 (08H)  | 010     | 090 | 110 | 190 | 210 | 290 | 310 | 390 | 410 | 490 |
| 9 (09н)  | 012     | 092 | 112 | 192 | 212 | 292 | 312 | 392 | 412 | 492 |
| 10 (0AH) | 014     | 094 | 114 | 194 | 214 | 294 | 314 | 394 | 414 | 494 |
| 11 (0Вн) | 016     | 096 | 116 | 196 | 216 | 296 | 316 | 396 | 416 | 496 |
| 12 (0CH) | 018     | 098 | 118 | 198 | 218 | 298 | 318 | 398 | 418 | 498 |
| 13 (0DH) | 01A     | 09A | 11A | 19A | 21A | 29A | 31A | 39A | 41A | 49A |
| 14 (0EH) | 01C     | 09C | 11C | 19C | 21C | 29C | 31C | 39C | 41C | 49C |
| 15 (0Fн) | 01E     | 09E | 11E | 19E | 21E | 29E | 31E | 39E | 41E | 49E |
| 16 (10H) | 020     | 0A0 | 120 | 1A0 | 220 | 2A0 | 320 | 3A0 | 420 | 4A0 |
| 17 (11H) | 022     | 0A2 | 122 | 1A2 | 222 | 2A2 | 322 | 3A2 | 422 | 4A2 |
| 18 (12н) | 024     | 0A4 | 124 | 1A4 | 224 | 2A4 | 324 | 3A4 | 424 | 4A4 |
| 19 (13н) | 026     | 0A6 | 126 | 1A6 | 226 | 2A6 | 326 | 3A6 | 426 | 4A6 |
| 20 (14н) | 028     | 0A8 | 128 | 1A8 | 228 | 2A8 | 328 | 3A8 | 428 | 4A8 |
| 21 (15н) | 02A     | 0AA | 12A | 1AA | 22A | 2AA | 32A | 3AA | 42A | 4AA |
| 22 (16н) | 02C     | 0AC | 12C | 1AC | 22C | 2AC | 32C | 3AC | 42C | 4AC |
| 23 (17н) | 02E     | 0AE | 12E | 1AE | 22E | 2AE | 32E | 3AE | 42E | 4AE |
| 24 (18н) | 030     | 0B0 | 130 | 1B0 | 230 | 2B0 | 330 | 3B0 | 430 | 4B0 |
| 25 (19н) | 032     | 0B2 | 132 | 1B2 | 232 | 2B2 | 332 | 3B2 | 432 | 4B2 |
| 26 (1AH) | 034     | 0B4 | 134 | 1B4 | 234 | 2B4 | 334 | 3B4 | 434 | 4B4 |
| 27 (1Вн) | 036     | 0B6 | 136 | 1B6 | 236 | 2B6 | 336 | 3B6 | 436 | 4B6 |
| 28 (1Сн) | 038     | 0B8 | 138 | 1B8 | 238 | 2B8 | 338 | 3B8 | 438 | 4B8 |
| 29 (1DH) | 03A     | 0BA | 13A | 1BA | 23A | 2BA | 33A | 3BA | 43A | 4BA |
| 30 (1EH) | 03C     | 0BC | 13C | 1BC | 23C | 2BC | 33C | 3BC | 43C | 4BC |
| 31 (1Fн) | 03E     | 0BE | 13E | 1BE | 23E | 2BE | 33E | 3BE | 43E | 4BE |
| 32 (20н) | 040     | 0C0 | 140 | 1C0 | 240 | 2C0 | 340 | 3C0 | 440 | 4C0 |
| 33 (21H) | 042     | 0C2 | 142 | 1C2 | 242 | 2C2 | 342 | 3C2 | 442 | 4C2 |
| 34 (22н) | 044     | 0C4 | 144 | 1C4 | 244 | 2C4 | 344 | 3C4 | 444 | 4C4 |
| 35 (23н) | 046     | 0C6 | 146 | 1C6 | 246 | 2C6 | 346 | 3C6 | 446 | 4C6 |
| 36 (24н) | 048     | 0C8 | 148 | 1C8 | 248 | 2C8 | 348 | 3C8 | 448 | 4C8 |
| 37 (25н) | 04A     | 0CA | 14A | 1CA | 24A | 2CA | 34A | 3CA | 44A | 4CA |
| 38 (26н) | 04C     | 000 | 14C | 1CC | 24C | 2CC | 34C | 3CC | 44C | 4CC |
| 39 (27н) | 04E     | 0CE | 14E | 1CE | 24E | 2CE | 34E | 3CE | 44E | 4CE |
| 40 (28H) | 050     | 0D0 | 150 | 1D0 | 250 | 2D0 | 350 | 3D0 | 450 | 4D0 |
| 41 (29н) | 052     | 0D2 | 152 | 1D2 | 252 | 2D2 | 352 | 3D2 | 452 | 4D2 |
| 42 (2AH) | 054     | 0D4 | 154 | 1D4 | 254 | 2D4 | 354 | 3D4 | 454 | 4D4 |
| 43 (2BH) | 056     | 0D6 | 156 | 1D6 | 256 | 2D6 | 356 | 3D6 | 456 | 4D6 |
| 44 (2CH) | 058     | 0D8 | 158 | 1D8 | 258 | 2D8 | 358 | 3D8 | 458 | 4D8 |
| 45 (2DH) | 05A     | 0DA | 15A | 1DA | 25A | 2DA | 35A | 3DA | 45A | 4DA |
| 46 (2EH) | 05C     | 0DC | 15C | 1DC | 25C | 2DC | 35C | 3DC | 45C | 4DC |
| 47 (2FH) | 05E     | 0DE | 15E | 1DE | 25E | 2DE | 35E | 3DE | 45E | 4DE |
| 48 (30H) | 060     | 0E0 | 160 | 1E0 | 260 | 2E0 | 360 | 3E0 | 460 | 4E0 |
| 49 (31H) | 062     | 0E2 | 162 | 1E2 | 262 | 2E2 | 362 | 3E2 | 462 | 4E2 |
| 50 (32н) | 064     | 0E4 | 164 | 1E4 | 264 | 2E4 | 364 | 3E4 | 464 | 4E4 |
| 51 (33н) | 066     | 0E6 | 166 | 1E6 | 266 | 2E6 | 366 | 3E6 | 466 | 4E6 |
| 52 (34н) | 068     | 0E8 | 168 | 1E8 | 268 | 2E8 | 368 | 3E8 | 468 | 4E8 |
| 53 (35н) | 06A     | 0EA | 16A | 1EA | 26A | 2EA | 36A | 3EA | 46A | 4EA |
| 54 (36н) | 06C     | 0EC | 16C | 1EC | 26C | 2EC | 36C | 3EC | 46C | 4EC |
| 55 (37H) | 06E     | 0EE | 16E | 1EE | 26E | 2EE | 36E | 3EE | 46E | 4EE |
| 56 (38н) | 070     | 0F0 | 170 | 1F0 | 270 | 2F0 | 370 | 3F0 | 470 | 4F0 |
| 57 (39н) | 072     | 0F2 | 172 | 1F2 | 272 | 2F2 | 372 | 3F2 | 472 | 4F2 |
| 58 (3AH) | 074     | 0F4 | 174 | 1F4 | 274 | 2F4 | 374 | 3F4 | 474 | 4F4 |
| 59 (3BH) | 076     | 0F6 | 176 | 1F6 | 276 | 2F6 | 376 | 3F6 | 476 | 4F6 |
| 60 (3CH) | 078     | 0F8 | 178 | 1F8 | 278 | 2F8 | 378 | 3F8 | 478 | 4F8 |
| 61 (3DH) | 07A     | 0FA | 17A | 1FA | 27A | 2FA | 37A | 3FA | 47A | 4FA |
| 62 (3EH) | 07C     | 0FC | 17C | 1FC | 27C | 2FC | 37C | 3FC | 47C | 4FC |
| 63 (3FH) | 07E     | 0FE | 17E | 1FE | 27E | 2FE | 37E | 3FE | 47E | 4FE |

# Appendix 2 Scan Time Table

#### Appendix Table 2 Scan Time Based on FS Values and Baud Rates

|                       |                  |          | ı ———    |          |          | (Unit: μs) |  |
|-----------------------|------------------|----------|----------|----------|----------|------------|--|
| 12 Mbps               |                  |          | 6 M      | bps      | 3 Mbps   |            |  |
| FS Value              | FULL             | HALF     | FULL     | HALF     | FULL     | HALF       |  |
| 1 (01H)               |                  | 29.50    |          | 59.00    |          | 118.00     |  |
| 2 (02H)               |                  | 59.00    |          | 118.00   |          | 236.00     |  |
| 3 (03H)               | 45.50            | 88.50    | 91.00    | 236.00   | 182.00   | 354.00     |  |
| 5 (05H)               | 75.83            | 147 50   | 151.67   | 295.00   | 303 33   | 590.00     |  |
| 6 (06H)               | 91.00            | 177.00   | 182.00   | 354.00   | 364.00   | 708.00     |  |
| 7 (07н)               | 106.17           | 206.50   | 212.33   | 413.00   | 424.67   | 826.00     |  |
| 8 (08H)               | 121.33           | 236.00   | 242.67   | 472.00   | 485.33   | 944.00     |  |
| 9 (09н)               | 136.50           | 265.50   | 273.00   | 531.00   | 546.00   | 1,062.00   |  |
| 10 (0Ан)              | 151.67           | 295.00   | 303.33   | 590.00   | 606.67   | 1,180.00   |  |
| <u>11 (0Вн)</u>       | 166.83           | 324.50   | 333.67   | 649.00   | 667.33   | 1,298.00   |  |
| 12 (0CH)              | 182.00           | 354.00   | 364.00   | 708.00   | 728.00   | 1,416.00   |  |
| 13 (0DH)              | 197.17           | 383.50   | 394.33   | 826.00   | 788.07   | 1,534.00   |  |
| 14 (0EH)              | 212.33           | 413.00   | 455.00   | 885.00   | 910.00   | 1,032.00   |  |
| 16 (10H)              | 242.67           | 472.00   | 485.33   | 944.00   | 970.67   | 1.888.00   |  |
| 17 (11н)              | 257.83           | 501.50   | 515.67   | 1,003.00 | 1,031.33 | 2,006.00   |  |
| 18 (12H)              | 273.00           | 531.00   | 546.00   | 1,062.00 | 1,092.00 | 2,124.00   |  |
| 19 (13H)              | 288.17           | 560.50   | 576.33   | 1,121.00 | 1,152.67 | 2,242.00   |  |
| 20 (14н)              | 303.33           | 590.00   | 606.67   | 1,180.00 | 1,213.33 | 2,360.00   |  |
| 21 (15н)              | 318.50           | 619.50   | 637.00   | 1,239.00 | 1,274.00 | 2,478.00   |  |
| 22 (16н)              | 333.67           | 649.00   | 667.33   | 1,298.00 | 1,334.67 | 2,596.00   |  |
| 23 (17H)              | 348.83           | 678.50   | 697.67   | 1,357.00 | 1,395.33 | 2,714.00   |  |
| 24 (18H)              | 364.00           | 708.00   | 728.00   | 1,416.00 | 1,456.00 | 2,832.00   |  |
| 25 (19H)<br>26 (1Au)  | 304 33           | 767.00   | 736.33   | 1,475.00 | 1,510.07 | 2,950.00   |  |
| 20 (1All)<br>27 (1Bн) | 409.50           | 796.50   | 819.00   | 1,593,00 | 1,638,00 | 3 186 00   |  |
| 28 (1CH)              | 424.67           | 826.00   | 849.33   | 1.652.00 | 1.698.67 | 3.304.00   |  |
| 29 (1DH)              | 439.83           | 855.50   | 879.67   | 1,711.00 | 1,759.33 | 3,422.00   |  |
| 30 (1EH)              | 455.00           | 885.00   | 910.00   | 1,770.00 | 1,820.00 | 3,540.00   |  |
| 31 (1Fн)              | 470.17           | 914.50   | 940.33   | 1,829.00 | 1,880.67 | 3,658.00   |  |
| 32 (20н)              | 485.33           | 944.00   | 970.67   | 1,888.00 | 1,941.33 | 3,776.00   |  |
| 33 (21н)              | 500.50           | 973.50   | 1,001.00 | 1,947.00 | 2,002.00 | 3,894.00   |  |
| 34 (22H)              | 515.67           | 1,003.00 | 1,031.33 | 2,006.00 | 2,062.67 | 4,012.00   |  |
| 35 (23H)              | 530.83           | 1,032.50 | 1,061.67 | 2,065.00 | 2,123.33 | 4,130.00   |  |
| 30 (24H)<br>37 (25µ)  | 561 17           | 1,002.00 | 1,092.00 | 2,124.00 | 2,164.00 | 4,246.00   |  |
| 38 (26H)              | 576.33           | 1 121 00 | 1,122.55 | 2,103.00 | 2,244.07 | 4 484 00   |  |
| 39 (27H)              | 591.50           | 1,150.50 | 1,183.00 | 2,301.00 | 2,366.00 | 4,602.00   |  |
| 40 (28H)              | 606.67           | 1,180.00 | 1,213.33 | 2,360.00 | 2,426.67 | 4,720.00   |  |
| 41 (29н)              | 621.83           | 1,209.50 | 1,243.67 | 2,419.00 | 2,487.33 | 4,838.00   |  |
| 42 (2AH)              | 637.00           | 1,239.00 | 1,274.00 | 2,478.00 | 2,548.00 | 4,956.00   |  |
| 43 (2Bн)              | 652.17           | 1,268.50 | 1,304.33 | 2,537.00 | 2,608.67 | 5,074.00   |  |
| 44 (2CH)              | 667.33           | 1,298.00 | 1,334.67 | 2,596.00 | 2,669.33 | 5,192.00   |  |
| 45 (2DH)              | 682.50           | 1,327.50 | 1,365.00 | 2,655.00 | 2,/30.00 | 5,310.00   |  |
| 40 (2EH)              | 712.83           | 1,357.00 | 1,395.33 | 2,714.00 | 2,790.07 | 5,428.00   |  |
| 47 (21 H)<br>48 (30H) | 712.03           | 1,380.30 | 1,425.07 | 2,773.00 | 2,031.33 | 5,664,00   |  |
| 49 (31H)              | 743.17           | 1,445.50 | 1,486.33 | 2,891.00 | 2,972.67 | 5,782.00   |  |
| 50 (32H)              | 758.33           | 1,475.00 | 1,516.67 | 2,950.00 | 3,033.33 | 5,900.00   |  |
| 51 (33H)              | 773.50           | 1,504.50 | 1,547.00 | 3,009.00 | 3,094.00 | 6,018.00   |  |
| 52 (34H)              | 788.67           | 1,534.00 | 1,577.33 | 3,068.00 | 3,154.67 | 6,136.00   |  |
| 53 (35H)              | 803.83           | 1,563.50 | 1,607.67 | 3,127.00 | 3,215.33 | 6,254.00   |  |
| 54 (36H)              | 819.00           | 1,593.00 | 1,638.00 | 3,186.00 | 3,276.00 | 6,372.00   |  |
| 55 (37H)              | 834.17           | 1,622.50 | 1,668.33 | 3,245.00 | 3,336.67 | 6,490.00   |  |
| 56 (38H)              | 849.33           | 1,652.00 | 1,698.67 | 3,304.00 | 3,397.33 | 6,608.00   |  |
| 58 (39H)              | 004.50<br>870.67 | 1,711.00 | 1,729.00 | 3,303.00 | 3,458.00 | 6,120.00   |  |
| 59 (3RH)              | 804.83           | 1 740 50 | 1,759.55 | 3 481 00 | 3 579 33 | 6 962 00   |  |
| 60 (3Cн)              | 910.00           | 1,770.00 | 1,820.00 | 3,540.00 | 3.640.00 | 7,080.00   |  |
| 61 (3DH)              | 925.17           | 1,799.50 | 1,850.33 | 3,599.00 | 3,700.67 | 7,198.00   |  |
| 62 (ЗЕн)              | 940.33           | 1,829.00 | 1,880.67 | 3,658.00 | 3,761.33 | 7,316.00   |  |
| 63 (3FH)              | 955.50           | 1,858.50 | 1,911.00 | 3,717.00 | 3,822.00 | 7,434.00   |  |

# **Revision History**

| Version No. | Date          | Page | Contents                                                                                                        |
|-------------|---------------|------|-----------------------------------------------------------------------------------------------------------------|
| 6.4         | February 2021 | 2-18 | 2.6.2 Using Expanded Functions of MKY34<br>Corrected errors in number of channels for 16-bit binary up counters |
|             |               | 4-21 | Corrected errors in pin numbers illustrated in Figure 4.17                                                      |
|             |               |      |                                                                                                                 |

.

# Developed and manufactured by StepTechnica Co., Ltd.

757-3, Shimo-fujisawa, Iruma-shi, Saitama 358-0011 TEL: 04-2964-8804 FAX: 04-2964-7653 https://www.steptechnica.com/ info@steptechnica.com

# Hi-speed Link System Center IC MKY33 User's Manual

Document No.: STD-HLS33-V6.4E Issued: February 2021